1. Field of the Invention
The present invention relates generally to high performance CMOS device structures with a mid-gap metal gate, and more particularly pertains to high performance CMOS device structures with a mid-gap work function metal gate wherein an epitaxial layer is used for a threshold voltage Vt adjust/decrease for the PFET area, for large Vt reductions (˜500 mV), as are required by CMOS devices with a mid-gap metal gate.
2. Discussion of the Prior Art
The problems and issues associated with the design of CMOS devices with a mid-gap work function metal gate are well known and recognized in the prior art (e.g. E. Josse and T. Skotnicki, IEDM 1999).
In the fabrication of high performance CMOS devices with ultra-thin gate dielectrics and polysilicon gates, the depletion layer formed in the polysilicon gate in inversion bias becomes a significant fraction of the gate capacitance and degrades the device performance.
The use of a metal gate in these CMOS devices alleviates this problem. Two different metals with appropriate workfunctions can be used, a first metal with a first workfuction for the PFET area and a second metal with a second workfunction for the NFET area. However, this approach adds significant cost and complexity to the process. Alternatively, the same metal can be used for the gate of both the PFET area and NFET area with a mid-gap workfunction. For CMOS mid-gap workfunction metal gates, the threshold voltage Vt for both the PFET area and the NFET area become unacceptably high. The threshold voltage has to be adjusted downwardly by adding p-type dopant to the surface of the PFET area and n-type dopant to the surface of the NEFT area.
The present invention provides high performance (surface channel) CMOS devices with a mid-gap work function metal gate, and is applicable to 0.1 um technology structures. Pursuant to the present invention, an epitaxial layer is used for a threshold voltage Vt adjust/decrease for the PFET area, for large Vt reductions (˜500 mV), as are required by CMOS devices with a mid-gap metal gate. The present invention provides counter doping using an in situ boron (B) doped epitaxial layer or a B and carbon (C) co-doped epitaxial layer, wherein the C co-doping provides an additional degree of freedom to reduce the diffusion of B (also during subsequent activation thermal cycles) to maintain a shallow B profile, which is critical to provide a surface channel CMOS device with a mid-gap metal gate while maintaining good short channel effects. The present invention produces B diffusion profiles in an epitaxial layer of B doped silicon or B and C co-doped silicon on the PFET area of the CMOS devices. The B diffusion profiles are satisfactorily shallow, sharp and have a high B concentration for devices with mid-gap metal gates, to provide and maintain a thin, highly doped B layer under the gate oxide.
A further object of the subject invention is the provision of a method of fabricating mid-gap metal gate CMOS devices with good short channel effects wherein an epitaxial layer is used for a threshold voltage Vt adjust/decrease for the PFET area, for large Vt reductions (˜500 mV), as are required by CMOS devices with a mid-gap metal gate.
The foregoing objects and advantages of the present invention for a high performance CMOS device structure with a mid-gap metal gate may be more readily understood by one skilled in the art with reference being had to the following detailed description of several embodiments thereof, taken in conjunction with the accompanying drawings wherein like elements are designated by identical reference numerals throughout the several views, and in which:
The present invention provides a method for fabricating high performance CMOS devices with a mid-gap workfunction metal gate. The present invention uses the same metal with a mid-gap work function for the gate of both the PFET area and NFET area, and provides a device structure and fabrication method for CMOS devices with a mid-gap workfunction metal gate with an approximately 40 nm gate length.
For CMOS devices with a mid-gap workfunction metal gate, the threshold voltage Vt for both the PFET area and the NFET area become unacceptable high. The threshold voltage has to be adjusted downwardly by implanting a p-type dopant into the surface of the PFET area and an n-type dopant into the surface of the NFET area. Ideally the dopant should be positioned right at the gate dielectric/silicon interface such that large shifts in the threshold voltage Vt are possible but short channel effects are not degraded. In practice this counter doping layer can have a finite thickness before short channel effects are degraded.
Process/device simulations have indicated that maintaining a junction depth of less than ˜100 A can lead to acceptable short channel effects and effective adjustment of the threshold voltage Vt. Acceptable Vt adjust and short channel effects can be obtained with a shallow As compensating implant for the NFET area (n-type compensating doping) as it is known that As diffusion is relatively slow.
For the PFET area however (p-type compensating doping), the diffusion of B in Si is very fast, especially in the presence of excess interstitials created by ion implantation.
Pursuant to the present invention, the Vt adjust for the PFET area uses an in situ B doped epitaxial silicon layer or an in situ B and C co-doped epitaxial silicon layer.
This approach provides a number of advantages:
This solution can be applied in a self aligned conventional mid-gap workfunction metal gate flow as well as in a replacement gate type of flow; selective epitaxial doping as well as non-selective epitaxial doping can be used. An additional masking step is required to remove nonselective epi from an NFET sacrificial oxide area.
After complete removal of the sacrificial oxide layer, the process can continue with gate dielectric growth/deposition, followed by a continuation of a conventional CMOS process with metal gate deposition and etch, spacers, extension, halo and deep S/D implants.
In a replacement gate type of flow the doped epitaxial layer can be grown either as illustrated in
The process of the present invention makes it possible to adjust Vt for the PFET area of a CMOS device with a mid-gap work function metal gate while not degrading short channel effects.
This device structure is considered for 11 s tungsten (W) gate devices.
While several embodiments and variations of the present invention for a high performance CMOS device structure with mid-gap metal gate are described in detail herein, it should be apparent that the disclosure and teachings of the present invention will suggest many alternative designs to those skilled in the art.
The present application is a divisional of U.S. patent application Ser. No. 10/127,196 filed on Apr. 19, 2002 now U.S. Pat. No. 6,762,469.
Number | Name | Date | Kind |
---|---|---|---|
4868135 | Ogura et al. | Sep 1989 | A |
5952701 | Bulucca et al. | Sep 1999 | A |
5960270 | Misra et al. | Sep 1999 | A |
6043139 | Eaglesham et al. | Mar 2000 | A |
6091122 | Buchanan et al. | Jul 2000 | A |
6124189 | Watanabe et al. | Sep 2000 | A |
6140688 | Gardner et al. | Oct 2000 | A |
6143593 | Augusto | Nov 2000 | A |
6180978 | Chatterjee et al. | Jan 2001 | B1 |
6198157 | Ishida et al. | Mar 2001 | B1 |
6323985 | Maloney | Nov 2001 | B1 |
6373111 | Zheng et al. | Apr 2002 | B1 |
6376293 | Chapman | Apr 2002 | B1 |
6376318 | Lee et al. | Apr 2002 | B1 |
6426260 | Hshieh | Jul 2002 | B1 |
6613626 | Hsu | Sep 2003 | B1 |
6639288 | Kunikiyo | Oct 2003 | B1 |
20010009292 | Nishinohara et al. | Jul 2001 | A1 |
Number | Date | Country |
---|---|---|
0840362 | May 1998 | EP |
11017182 | Jan 1999 | JP |
2000183329 | Jun 2000 | JP |
Number | Date | Country | |
---|---|---|---|
20040171205 A1 | Sep 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10127196 | Apr 2002 | US |
Child | 10795672 | US |