The present invention is related to U.S. patent application Ser. No. 09/002,399 entitled "High Performance, Low Power Vertical Integrated CMOS Logic Devices" to Armacost et al., filed coincident herewith and assigned to the assignee of the present application.
Number | Name | Date | Kind |
---|---|---|---|
3761782 | Youmans | Sep 1973 | |
3884733 | Bean | May 1975 | |
3986196 | Decker et al. | Oct 1976 | |
4296428 | Haraszti | Oct 1981 | |
4462040 | Ho et al. | Jul 1984 | |
4466173 | Baliga | Aug 1984 | |
4507674 | Gaalema | Mar 1985 | |
4530149 | Jastrzebski et al. | Jul 1985 | |
4624004 | Calviello | Nov 1986 | |
4675717 | Herrero et al. | Jun 1987 | |
4692791 | Bayraktaroglu | Sep 1987 | |
4767722 | Blanchard | Aug 1988 | |
4794093 | Tong et al. | Dec 1988 | |
4807022 | Kazior et al. | Feb 1989 | |
4810906 | Shah et al. | Mar 1989 | |
4889832 | Chatterjee | Dec 1989 | |
4927784 | Kazior et al. | May 1990 | |
4951102 | Beitman et al. | Aug 1990 | |
4956687 | de Bruin et al. | Sep 1990 | |
4982266 | Chatterjee | Jan 1991 | |
5001526 | Gotou | Mar 1991 | |
5021845 | Hashimoto | Jun 1991 | |
5027189 | Shannon et al. | Jun 1991 | |
5032529 | Beitman et al. | Jul 1991 | |
5034347 | Kakihana | Jul 1991 | |
5057450 | Bronner et al. | Oct 1991 | |
5063177 | Geller et al. | Nov 1991 | |
5072276 | Malhi et al. | Dec 1991 | |
5134448 | Johnsen et al. | Jul 1992 | |
5252849 | Fitch et al. | Oct 1993 | |
5292686 | Riley et al. | Mar 1994 | |
5293053 | Malhi et al. | Mar 1994 | |
5322816 | Pinter | Jun 1994 | |
5343071 | Kazior et al. | Aug 1994 | |
5354711 | Heitzmann et al. | Oct 1994 | |
5449930 | Zhou | Sep 1995 | |
5455064 | Chou et al. | Oct 1995 | |
5528080 | Goldstein | Jun 1996 | |
5627390 | Maeda et al. | May 1997 |
Number | Date | Country |
---|---|---|
60-233911 | Nov 1985 | JPX |
Entry |
---|
M.E. Kcker, Interconnecting Monolithic Circuit Elements, IBM Technical Disclosure Bulletin, vol. 10 No. 7, Dec. 1967, p. 883. |
E.I. Alessandrini & R.B. Laibowitz, Epitaxial Double-Sided Circuitry, IBM Technical Disclosure Bulleting, vol. 25 No. 10, Mar. 1983, pp. 5043-5044. |
R.R. Garnache, Complimentary FET Memory Cell, IBM Technical Disclosure Bulletin, vol. 18 No. 12, May 1976, pp. 3947-3948. |