Claims
- 1. A high performance NPN bipolar transistor within an integrated circuit comprising:
- an isolated region of monocrystalline silicon within a monocrystalline silicon body;
- an N+ subcollector region within said region spaced from a major surface of said body;
- an N+ collector reach-through which connects said subcollector to said major surface;
- a P base region above said subcollector region and adjacent to said reach-through;
- an N emitter region within said base region and extending from said major surface;
- said base region includes an intrinsic base region located below said emitter region and an extrinsic base region located extending from said major surface and adjacent to said emitter region;
- a P+ region near the surface of said extrinsic base region closely adjacent to and substantially surrounding said emitter, but not abutting said emitter region;
- said P+ region being shallower than both said intrinsic base region and said emitter region; and having a depth of less than approximately 0.4 micrometers and a concentration of between approximately 1.times.10.sup.19 and 1.times.10.sup.20 boron ions/cc; and
- electrical ohmic contacts to said collector reach-through.
- 2. The NPN transistor of claim 1 wherein said isolation region is a dielectric material and a second isolation region isolates the said reach-through from said base region.
- 3. The transistor of claim 1 wherein said P+ extrinsic base is an annulus shaped region which surrounds the side edge of said emitter region.
- 4. The transistor of claim 3 wherein the spacing of edge of said P+ base adjacent to the said emitter edge is between about 0.6 to 1.1 micrometers.
- 5. The transistor of claim 4 wherein the distance between the emitter-intrinsic base junction and intrinsic base collector junction is between about 200 to 300 nanometers.
- 6. The transistor of claim 5 wherein said sheet resistivity of said P+ extrinsic base region is between about 35 to 60 ohms/square.
- 7. The transistor of claim 6 wherein said electrical ohmic contact to said elements is a metal silicide contact and said bipolar transistor is connected as part of a current switch circuit in said integrated circuit.
- 8. The transistor of claim 1 wherein said P+ region has a dopant concentration of between about 1.times.10.sup.19 to 1.times.10.sup.20 boron ions/cc. At the surface and sheet resistivity of less than about 100 ohms/square.
- 9. The transistor of claim 8 wherein the said sheet resistivity is between about 35 to 60 ohms/square.
- 10. The transistor of claim 1 wherein said emitter-intrinsic base junction is between about 400 to 500 nanometers from said major surface and said extrinsic base depth is between about 650 to 750 nanometers.
Parent Case Info
This is a continuation of Ser. No. 06/780,504 filed Sept. 26, 1985, now abandoned, which was a division of Ser. No. 6/526,849, filed Aug. 26, 1983, now U.S. Pat. No. 4,573,256, issued Mar. 4, 1986.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4252582 |
Anantha et al. |
Feb 1981 |
|
4338622 |
Feth et al. |
Jul 1982 |
|
4398962 |
Kanazawa |
Aug 1983 |
|
4404737 |
Kanzaki et al. |
Sep 1983 |
|
Non-Patent Literature Citations (1)
Entry |
Wolf, Semiconductors, (Wiley, NY, 1971), pp. 212-221 and 308-317. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
526849 |
Aug 1983 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
780504 |
Sep 1985 |
|