Yoshida et al., "The Approach to Multiple Instruction Execution in the GMICRO/400 Processor", Feb. 1991 IEEE pp. 185-195. |
U.S. application No. 08/146,381 filed Oct. 29, 1993 entitled "Linearly Addressable Microprocessor Cache"--David B. Witt, Attorney Docket M-2412 US. |
Mike Johnson, "Superscalar Microprocessor Design", (Prentice Hall series in innovative technology), 1991, pp. 261-272. |
Robert B.K. Dewar, et al., "Microprocessors A Programmer's View", 1990, Chapter 4, pp. 103-134. |
David A. Patterson, et al., "Computer Architecture A Quantitive Approach", Copyright 1990, Chapter 8, pp. 403-497. |
U.S. application No. 08/233,567 filed Apr. 26, 1994 entitled "Dependency Checking and Forwarding of Variable Width Operands"--Gerald D. Zuraski, Jr., Scott A. White, Murali Chinnakonda, and David S. Christie, Attorney Docket No. M-2284 US. |
Gurindar S. Sohi, "Instruction Issue Logic for High-Performance, Interruptible, Multiple Functional Unit, Pipelined Computers", .COPYRGT.1990, pp. 349-359. |
Mike Johnson, "Superscalar Microprocessor Design", .COPYRGT.1991, pp. 50-53, section 3.4.4; pp. 129-133, section 7.1; and pp. 147-163, Chapter 8. p. 44-48 & Appendix. |
IBM Technical Disclosure Bulletin, "High Speed Buffer with Dual Directories", vol. 26, No. 12, May 1984, pp. 6264-6265. |
Brian Case, "AMD Unveils First Superscalar 29K Core", Microprocessor Report, Oct. 24, 1994, pp. 23-26. |
Michael Slater, "AMD's K5 Designed to Outrun Pentium", Microprocessor Report, Oct. 24, 1994, pp. 1, 6-11. |
Robert M. Supnik, "Digital's Alp", Feb. 1993, Communications of the ACM, pp. 30, 32-44. |