Claims
- 1. A memory module comprising:a printed circuit board; at least one electrical contact arranged on said printed circuit board to receive digital data; at least one synchronous-DRAM memory integrated circuit attached to said printed circuit board; a state decoder for receiving a chip select signal targeted for the synchronous-DRAM memory circuit; and at least one switch having one or more inputs connected to corresponding ones of said one or more electrical contacts, and one or more outputs connected to said at least one memory integrated circuit, whereby the synchronous-DRAM memory integrated circuit is selectively decoupled from a bus in response to a change in state in the chip select signal.
- 2. A memory module comprising:a printed circuit board; at least one electrical contact arranged on said printed circuit board to receive digital data; at least one memory integrated circuit attached to said printed circuit board; a state decoder for receiving a chip select signal targeted for the memory circuit; and at least one switch having one or more inputs connected to corresponding ones of said one or more electrical contacts, and one or more outputs connected to said at least one memory integrated circuit, whereby the memory integrated circuit is selectively decoupled from a bus in response to a change in state in the chip select signal.
- 3. The memory module of claim 2, wherein said switch additionally comprises a control portion for selectively opening and closing said switch.
- 4. The memory module of claim 2, wherein said control portion is coupled to an additional electrical contact on said printed circuit board.
- 5. The memory module of claim 2, additionally comprising:electrical contacts arranged on said printed circuit board for receiving memory access control signals; and a logic circuit having an input coupled to at least one of said electrical contacts, and having an output coupled to said control portion of said switch.
- 6. A memory module comprising:a printed circuit board having a data bus; at least one electrical contact arranged on said printed circuit board to receive digital data; at least one memory integrated circuit attached to said printed circuit board; and at least one switch having one or more inputs connected to corresponding ones of said one or more electrical contacts, and one or more outputs connected to said at least one memory integrated circuit, and wherein activation of the switch is operated to control the parasitic capacitance of the bus.
- 7. The memory module of claim 6, wherein said switch additionally comprises a control portion for selectively opening and closing said switch.
- 8. The memory module of claim 6, wherein said control portion is coupled to an additional electrical contact on said printed circuit board.
- 9. The memory module of claim 6, additionally comprising:electrical contacts arranged on said printed circuit board for receiving memory access control signals; and a logic circuit having an input coupled to at least one of said electrical contacts, and having an output coupled to said control portion of said switch.
- 10. A memory module comprising:a printed circuit board comprising a data bus; and at least one memory integrated circuit attached to said printed circuit board, the memory integrated circuit comprising at least one switch for decoupling the memory integrated circuit from the data bus, and wherein activation of the switch is operated to control the parasitic capacitance of the bus.
- 11. The memory module of claim 10, wherein said switch additionally comprises a control portion for selectively opening and closing said switch.
- 12. The memory module of claim 10, wherein said control portion is coupled to an additional electrical contact on said printed circuit board.
- 13. The memory module of claim 10, additionally comprising:electrical contacts arranged on said printed circuit board for receiving memory access control signals; and a logic circuit having an input coupled to at least one of said electrical contacts, and having an output coupled to said control portion of said switch.
- 14. A memory module comprising:a printed circuit board; at least one electrical contact arranged on said printed circuit board to receive digital data; a memory controller comprising an address bit decoder configured to selectively enable one or more memory controller outputs in response to received address bits; at least one memory integrated circuit attached to said printed circuit board; and at least one switch in a databus that is resides at least in part in the memory integrated circuit, wherein the switch, the memory integrated circuit, and the memory controller each collectively reside within a single integrated circuit, and wherein activation of the switch is operated to control the parasitic capacitance of the bus.
- 15. The memory module of claim 14, wherein said switch additionally comprises a control portion for selectively opening and closing said switch.
- 16. The memory module of claim 14, wherein said control portion is coupled to an additional electrical contact on said printed circuit board.
- 17. The memory module of claim 14, additionally comprising:electrical contacts arranged on said printed circuit board for receiving memory access control signals; and a logic circuit having an input coupled to at least one of said electrical contacts, and having an output coupled to said control portion of said switch.
RELATED APPLICATIONS
This application is a divisional of, and incorporates by reference in its entirety U.S. application Ser. No. 09/015,845, filed Jan. 29, 1998, titled “HIGH SPEED DATA BUS.” This Application is related to and incorporates by reference, in each of their entirety, the following patent applications that each have been filed on even date with same title: U.S. application Ser. No.: 10/021,388; U.S. application Ser. No.: 10/017,826; U.S. application Ser. No.: 10/017,257; and U.S. application Ser. No.: 10/017,256.
US Referenced Citations (17)