Claims
- 1. A very fast electrical data transmission pathway for connecting to at least one high speed integrated circuit comprising an integrated circuit chip carried by an integrated circuit package, said pathway comprising:
- a plurality of differential transmission lines external to the integrated circuit package;
- at least one continuous internal transmission line extending through said integrated circuit package;
- means for connecting said integrated circuit chip to said internal transmission line; and
- means for connecting said internal transmission line in electrical series with at least two of said plurality of differential transmission lines.
- 2. A data pathway in accordance with claim 1 wherein said integrated circuit chip is a gallium arsenide passive receiver circuit.
- 3. A data pathway in accordance with claim 1 wherein said integrated circuit chip is an active gallium arsenide tristate transceiver circuit.
- 4. A data pathway in accordance with claim 1 wherein said differential transmission lines each comprise coaxial transmission means.
- 5. A data pathway in accordance with claim 1 wherein said differential transmission lines are carried by a circuit board and said internal transmission line extends through said integrated circuit package between an input terminal and an output terminal thereof; and
- said means for connecting said internal transmission line with said differential transmission lines comprises means for connecting the input terminal to one of said plurality of differential transmission lines at said circuit board and means for connecting the output terminal to another of said plurality of differential transmission lines at said circuit board.
- 6. A data pathway in accordance with claim 5 wherein each of said plurality of differential transmission lines has a substantially equal characteristic impedance and said internal transmission line has an impedance substantially corresponding to the characteristic impedance of the differential transmission lines.
- 7. A data pathway in accordance with claim 6 wherein the input terminal and the output terminal each have an impedance substantially corresponding to the characteristic impedance of the differential transmission lines.
Parent Case Info
The Government has certain rights in this invention. This application is a continuation of application Ser. No. 269,785 filed Nov. 10, 1988, now abandoned, which is a continuation-in-part of application Ser. No. 099,450 filed Sep. 18, 1987, now abandoned, which is incorporated by reference herein.
Government Interests
This invention was made with Government support under Air Force Contract Nos. F33615-84-C-1554 and F33615-85-C-1852.
US Referenced Citations (19)
Non-Patent Literature Citations (2)
Entry |
GigaBit Preliminary Product Bulletin 10G012-4. |
Drawing of integrated circuit connections, including Japanese text and bearing no date or statement of origin. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
269765 |
Nov 1988 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
99450 |
Sep 1987 |
|