Claims
- 1. A full adder circuitry wherein two digital input signals, A and B, and a digital carry-in signal, each of which signals having either a logic one or a logic zero level, may be combined to produce the EX-OR (Exclusive OR) of A and B, the inverse of such EX-OR signal, a sum signal and a digital carry-out signal, improved circuitry for forming the digital carry-out signal comprising:
- (a) inverter means, responsive to the digital carry-in signal, for inverting the digital carry-in signal;
- (b) first gating means, including a first pair of FETS connected to form a transmission gate, responsive to the EX-OR signal and to the inverse of the EX-OR signal, to pass the inverted digital carry-in signal when the logic level of the EX-OR signal is one and the logic level of the inverse of the EX-OR signal is zero;
- (c) second gating means, including a second pair of FETS serially connected to form a first gate, immediately responsive to the digital input signals, A and B, when the logic levels of both of the digital input signals are one, to produce a carry signal having a logic one level;
- (d) third gating means, including a third pair of FETS serially connected to form a second gate immediately responsive to the digital input signals when the logic levels of both of the digital input signals, A and B, are zero, to produce a carry signal having a logic zero level; and
- (e) means for combining the signals produced by the first, second and third gating means to produce the desired carry-out signal.
Parent Case Info
This application is a continuation of application Ser. No. 073,292 filed July 10, 1987, now abandoned, which is a continuation of application Ser. No. 648,930 filed Sept. 10, 1984, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
59-5348 |
Jan 1984 |
JPX |
59-139446 |
Aug 1984 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Article entitled "LSI'S for Digital Signal Processing", by N. Ohwada, T. Kimura and M. Doken, IEEE Journal of Solid-State Circuits, vol. SC-14, No. 2, Apr. 1979, pp. 214-220. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
73292 |
Jul 1987 |
|
Parent |
648930 |
Sep 1984 |
|