Claims
- 1. An instruction flow control system for a main processor for processing mapped and remapped instructions, mapped instructions being where the address or instructions is not loaded directly into an active control register but is modified prior to loading, remapped instructions being where the instruction is modified at least twice, said instructions including operation codes based on which the determination is made whether to remap said instructions, comprising:
- instruction buffer means connected to said main processor for receiving stored program instructions to be remapped;
- program address generator means connected to the instruction buffer means for fetching the program instructions to be remapped;
- map gate array means connected to said instruction buffer means for determining whether certain of said instructions from said instruction buffer are to be mapped or remapped and for instructions to be remapped generating an address including a constant address and a variable address which are indicative of a plurality of operation codes in response to a single remap program instruction being fetched from the instruction buffer means; and
- a program instruction translate RAM connected to the output of said map gate array means for decoding each of said constant and said variable address into a plurality of operation code instructions for controlling said main processor, whereby a plurality of operation codes may be generated from a single instruction to be remapped by said map gate array means and said program instruction translate ram.
- 2. The system of claim 1 wherein said map gate array means examines the field of the operation code of the program instructions and determines if remapping is required, and in response to a remapping requirement, said address is generated including a constant address from a block of specific addresses and a variable address from a specific address within the block of variable addresses.
- 3. The system of claim 2 wherein the mapped instruction includes a seven bit operation code field and, in response to a mapped instruction being fetched, all of the seven bits are mapped directly to said translate RAM address.
- 4. The system of claim 2 wherein the address generated by the said map gate array means includes a most significant address bit, and in response to a remapped instruction being fetched sets the most significant address bit to 1 and generates said remapped address by selecting a unique variable indicative of the remapped code instruction.
Parent Case Info
This is a continuation-in-part of co-pending U.S. application Ser. No. 809,358 filed on Dec. 16, 1985 by Larry L. Byers for Instruction Flow Control For Processors now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4462073 |
Grondalski |
Jul 1984 |
|
4591972 |
Guyer et al. |
May 1986 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
809358 |
Dec 1985 |
|