Hanchek et al., "Node-Covering Based Defect and Fault Tolerance Methods for Increased Yield in FPGAs," Ninth International Conference on VLSI Design, Jan., 1996. |
N. Kushiyama et al., "A 295 MHz CMOS 1M (x256) Embedded SRAM Using Bi-directional Read/Write Shared Sense Amps and Self-Timed Pulsed Word-Line Drivers", ISSCC Digest of Technical Papers, pp. 304-305, Feb. 1995. |
IEEE Journal of Solid State Circuits, vol. 23, No. 5, Oct. 1988, pp. 1048-1053. |
K. Osada et al., "A 2ns Access, 285MHz, Two-Port Cache Macro Using Double Global Bit-Line Pairs", ISSCC Digest of Technical Papers, pp. 402-403. |