West, et al. (Sequencer per pin test system architecture, IEEE, 1990).* |
Dollas, et al.(A Knowledge-based environment for the integration of logical and physical testing of vlsi circuits, IEEE, 1984).* |
Ashar, et al. (Functional timing analysis using ATPG. IEEE, 1993).* |
Bracho, et al. (Current test methods in mixed signal circuits. IEEE, 1996).* |
Lerme, et al. (Error detection and analysis in self-testing data conversion systems employing charge-redistribution techniques. IEEE, 1991).* |
Takeshima, et al.(Dynamic RAMs. IEEE, 1989).* |
Pelella, et al.(A 2ns Access, 500MHz 288 Kb SRAM Macro. IEEE, 1996).* |
Lynch, et al. (A next generation diagnostic ATPG system using the verilog HDL. IEEE, 1997).* |
Mottalib, et al.(A bist PLA design for high fault coverage and testing by an interleaving crosspoint counting, IEEE, 1994).* |
Upadhyaya, et al.(A new approach to the design of built-in self-testing PLA's for high fault coverage. IEEE, 1988. |