Claims
- 1. A high-voltage diode, comprising:a semiconductor body having a first main surface and a second main surface disposed opposite said first main surface, said semiconductor body formed of a second conductivity type being opposite to a first conductivity type; a well-type tone of said first conductivity type disposed in said first main surface of said semiconductor body; a metal contact disposed on said well-type zone; a rear side metallization disposed on said second main surface of said semiconductor body and dispersed opposite to said metal contact; an edge termination having a channel stopper; a passivation layer disposed on said first main surface in a region between said metal contact and said channel stopper, said passivation layer covers a pn junction issuing at said first main surface, said passivation layer containing one of amorphous carbon doped with hydrogen and amorphous silicon and serves as a chipping stopper in a region of said semiconductor body outside said channel stopper; and at least one edge provided as an alignment structure disposed in said first main surface in a region of said well-type zone.
- 2. The high-voltage diode according to claim 1, wherein said edge termination has at least one field ring.
- 3. The high-voltage diode according to claim 1, wherein said channel stopper is provided on said semiconductor body.
- 4. The high-voltage diode according to claim 1, wherein said channel stopper is provided on a region of said first conductivity type.
- 5. The high-voltage diode according to claim 1, further comprising:a field stop layer of said second conductivity typo disposed between said semiconductor body and said rear side metallization; and a doped emitter layer of said second conductivity type disposed between said semiconductor body and said rear side metallization being a cathode metallization.
- 6. The high-voltage diode according to claim 1, wherein said alignment structure is one of a plurality of alignment structures, said alignment structures contain silicon steps in said first main surface with a height of between about 10-1,000 nm.
- 7. The high-voltage diode according to claim 6, wherein said alignment structures are located outside said metal contact being an anode contact.
- 8. The high-voltage diode according to claim 1, wherein said semiconductor body has a sawing edge, and said passivation layer does not reach as far as said sawing edge.
- 9. The high-voltage diode according to claim 8, further comprising an annular zone of said first conductivity type being uncovered at said first main surface and disposed in a region of said sawing edge.
- 10. The high-voltage diode according to claim 1, wherein said well-type zone is doped with a dose of 1.3-3×1012 dopant atoms cm−2 to operate the high-voltage diode as a fast freewheeling diode.
- 11. The high-voltage diode according to claim 10, wherein said well-type zone has a surface region doped with a dose of between 1.3×1012 dopant atoms cm−2 and 5×1013 dopant atoms cm−2.
- 12. The high-voltage diode according to claim 1, wherein said edge termination has a plurality of field rings.
- 13. The high-voltage diode according to claim 1, wherein said alignment structure is one of a plurality of alignment structures, said alignment structures contain silicon steps in said first main surface with a height of between about 50-200 nm.
Priority Claims (1)
Number |
Date |
Country |
Kind |
100 47 152 |
Sep 2000 |
DE |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation of copending International Application No. PCT/DE01/03240, filed Aug. 24, 2001, which designated the United States and was not published in English.
US Referenced Citations (6)
Foreign Referenced Citations (10)
Number |
Date |
Country |
44 10 354 |
Oct 1995 |
DE |
198 37 944 |
Feb 2000 |
DE |
198 51 461 |
May 2000 |
DE |
0 264 564 |
Apr 1988 |
EP |
0 341 453 |
Nov 1989 |
EP |
0 381 111 |
Aug 1990 |
EP |
0 400 178 |
Dec 1990 |
EP |
0 760 528 |
Mar 1997 |
EP |
0 982 768 |
Mar 2000 |
EP |
08316500 |
Nov 1996 |
JP |
Non-Patent Literature Citations (1)
Entry |
C. Mingues et al.: “Efficiency of Junction Termination Techniques vs Oxide trapped Charges”, 1997 IEEE International Symposium on Power Semiconductor Devices and ICs, Weimar, pp. 137-140. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE01/03240 |
Aug 2001 |
US |
Child |
10/395425 |
|
US |