J. Porter, "JFET-Transistor Yields Dev. W. Neg. Resistance," IEEE Trans. on Elec. Dev., Sep. 1976, vol. ED-23 #9, pp. 1098, 1099. |
J. A. Appels & H. M. J. Vaes, "High Voltage Thin Layer Devices (RESURF Devices)", Proceedings of the 1979 IEEE International Electron Device Meeting, pp. 238-241. |
S. Colak, B. Singer & E. Stupp, "Design of High-Density Power Lateral DMOS Transistors", Proceedings of the 1980 IEEE Power Electronics Specialists Conference, pp. 164-167. |
R. S. Muller & T. I. Kamins, Device Electronics for Integrated Circuits, New York: John Wiley & Sons (1977), pp. 228-235. |
A. B. Glaser & G. E. Subak-Sharpe, Integrated Circuit Engrg.-Design, Fabricating & Applications, Reading, Mass.: Addison-Wesley Co., (1979), pp. 254-255. |