Claims
- 1. A high-voltage transistor comprising:
- a drain region and a source region being separated by a drift region;
- a gate electrode being parallel to and separated from said drift region by an insulating layer, said gate electrode partially covering said drift region; and
- a capacitive divider network, located proximate to and spaced apart from said drift region; and
- a high voltage electrode, connected to said drain region, extending over said drain region, said source region, said gate electrode, and said capacitive divider network.
- 2. The transistor of claim 1 wherein said capacitive divider network further comprises:
- a plurality of first conductive elements, spaced apart from said high voltage electrode by a n insulating layer , for accumulating charge from said high voltage electrode;
- a plurality of second conductive elements, spaced apart from said plurality of first conductive elements by an insulating layer, for accumulating charge coupled from said plurality of first conductive elements; and
- said drift region, parallel to and spaced apart from said plurality of second conductive elements by an insulating layer, such that the charge accumulated upon said plurality of second conductive elements produces a substantially uniform electric field within said drift region.
- 3. The transistor of claim 2 wherein each of said first conductive elements partially overlap at least one of said plurality of second conductive elements in said plurality of second conductive elements.
- 4. A high-voltage transistor comprising:
- an insulative substrate;
- a drain region and a source region being separated by a drift region located atop said insulative substrate;
- a gate electrode being parallel to and separated from said drift region by an insulating layer, said gate electrode partially covering said drift region; and
- a capacitive divider network, located proximate to and spaced apart from said drift region; and a high voltage electrode, connected to said drain region, extending over said drain region, said source region, said gate electrode, and said capacitive divider network.
- 5. The transistor of claim 4 wherein said capacitive divider network further comprises:
- a high voltage electrode;
- a plurality of first conductive elements, spaced apart from said high voltage electrode by an insulating layer, for accumulating charge from said high voltage electrode;
- a plurality of second conductive elements, spaced apart from said plurality of first conductive elements by an insulating layer, for accumulating charge coupled from said plurality of first conductive elements; and
- said drift region, parallel to and spaced apart from said plurality of second conductive elements by an insulating layer, such that the charge accumulated upon said plurality of second conductive elements produces a substantially uniform electric field within said drift region.
- 6. The transistor of claim 5 wherein each of said first conductive elements partially overlap at least one of said plurality of second conductive elements in said plurality of second conductive elements.
Parent Case Info
This application is a divisional of application Ser. No. 08/710,271, filed on Sep. 16, 1996, now U.S. Pat. No. 5,736,752 which is a continuation of application Ser.No. 08/295,374, filed on Aug. 24, 1994, now U.S. Pat. No. 5,587,329.
Government Interests
The United States Government has rights to this invention pursuant to Contract No. MDA972-92-C-0037.
US Referenced Citations (23)
Non-Patent Literature Citations (1)
Entry |
Suzuki et al., "The Fabrication of TFEL Displays Driven by a-Si TFTs", SID 92 Digest, pp. 344-347, 1992. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
710271 |
Sep 1996 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
295374 |
Aug 1994 |
|