Claims
- 1. A high withstanding voltage transistor comprising:
- a substrate;
- an insulating film formed on said substrate;
- a plurality of MOS type field effect transistors having same conductivity type channel regions, sources, drains and gates, and formed on said insulating film;
- channel region separating means for electrically separating said channel region of one of said transistors from said channel region of another of sad transistors;
- gate connecting means for electrically connecting said gate of one of said transistors to said gate of another of said transistors so that said gates are connected in common;
- series connecting means for electrically connecting said source of one of said transistors to said drain of another of said transistors so that said plurality of MOS type field effect transistors are connected in series and used as a single transistor; and
- potential setting means for setting a potential of said substrate at a predetermined voltage and for biasing each of the channel region potentials in common through said insulating film, to operate said insulating film as a capacitor for absorbing electric noise.
- 2. A high withstanding voltage transistor according to claim 1, wherein said channel region separating means includes another insulating film which covers a surface of each channel region of said transistors.
- 3. A high withstanding voltage transistor according to claim 1, wherein said gate connecting means includes conductive wiring.
- 4. A high withstanding voltage transistor according to claim 1, wherein said series connecting means includes conductive wiring.
- 5. A high withstanding voltage transistor comprising:
- a substrate;
- an insulating film formed on said substrate;
- a plurality of MOS type field effect transistors having same conductivity type channel regions, sources, drains and gates, and formed on said insulating film;
- separating means for electrically separating one of said transistors from another of said transistors;
- gate connecting means for electrically connecting said gate of said one of said transistors to said gate of said another of said transistors;
- series connecting means for electrically connecting said source of said one of said transistors to said drain of said another of said transistors so that said plurality of MOS type field effect transistors are connected in series and used as a single transistor; and
- potential setting means for setting a potential of said substrate at a predetermined bias voltage to operate said insulating film as a capacitor for absorbing electric noise.
- 6. A high withstanding voltage transistor according to claim 5, wherein said separating means includes an insulating film which covers a surface of each channel region of said transistors.
- 7. A high withstanding voltage transistor according to claim 5, wherein said gate connecting means includes conductive wiring.
- 8. A high withstanding voltage transistor according to claim 5, wherein said series connecting means includes conductive wiring.
- 9. A high withstanding voltage transistor device comprising:
- a substrate;
- a film insulating film formed on said substrate;
- a plurality of high impurity concentration regions formed on said first insulating film in a predetermined interval pattern;
- a plurality of channel regions formed between said high impurity concentration regions so that one of said channel regions is separated from another of said channel regions by at least one of said high impurity concentration regions;
- a second insulating film formed on said high impurity concentration regions and said channel regions;
- a plurality of gates formed on said second insulating film across said channel regions; and
- potential setting means for setting a potential of said substrate at a predetermined bias voltage to operate said insulating film as a capacitor for absorbing electric noise;
- whereby one end of said high impurity concentration region pattern operates as a drain of said transistor device and the other end of said high impurity concentration region pattern operates as a source of said transistor device.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-247372 |
Sep 1989 |
JPX |
|
Parent Case Info
This is a continuation of Application No. 07/585,798, filed on Sep. 12, 1990 now abandoned.
US Referenced Citations (17)
Foreign Referenced Citations (11)
Number |
Date |
Country |
61-59852 |
Mar 1966 |
JPX |
54-382 |
Jan 1979 |
JPX |
56-164568 |
Dec 1981 |
JPX |
57-10267 |
Jan 1982 |
JPX |
60-92653 |
May 1985 |
JPX |
61-278164 |
Dec 1986 |
JPX |
63-43375 |
Feb 1988 |
JPX |
63-53967 |
Mar 1988 |
JPX |
63-65641 |
Mar 1988 |
JPX |
63-142851 |
Jun 1988 |
JPX |
63-173369 |
Jul 1988 |
JPX |
Non-Patent Literature Citations (2)
Entry |
IEEE Transactions on Electron Device, vol. 38, No. 1, Jan. 1991, "A High-Voltage Polysilicon TFT with Multigate Structures"by Vemoto et al., pp. 95-99. |
Japanese Patent Application Lai-Open SDM 88-168 pp. 49-56, "On Resistance of High Voltage SOI-MOSFET's", by Sasaki et al. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
585798 |
Sep 1990 |
|