Claims
- 1. A hole capacitor for storing charges in a DRAM cell, comprising:
- a lower electrode having projections with holes and projections with no holes, wherein said projections having no holes are located in a recessed portion of the lower electrode, over a source or a drain;
- a dielectric layer coated on a surface of said lower electrode; and,
- an upper electrode formed in match with said lower electrode across said dielectric layer.
- 2. The capacitor of claim 1, wherein said dielectric coats said holes.
- 3. The capacitor of claim 2, wherein the lower electrode recessed portion contacts the source or drain.
- 4. The capacitor of claim 3 wherein the upper electrode is formed over the entire area of the lower electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
91-15725 |
Sep 1991 |
KRX |
|
Parent Case Info
This application is a divisional of application Ser. No. 07/942,228, filed on Sep. 9, 1992, now U.S. Pat. No. 5,387,531, the entire contents of which are hereby incorporated by reference.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin vol. 33, No. 9 Feb. 1991, pp. 436-437. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
942228 |
Sep 1992 |
|