Claims
- 1. A semiconductor device having at least two memory cells fabricated over a semiconductor substrate, said semiconductor device comprising:
a first memory cell comprised of a bottom electrode having a bottom portion and a vertical portion and a capacitor dielectric; a second memory cell comprised of a bottom electrode having a bottom portion and a vertical portion and said capacitor dielectric; a pillar of insulating material situated between the vertical portion of said first memory device and the vertical portion of said second memory cell; and wherein said capacitor dielectric extends along said vertical portion and said bottom portion of said first memory cell, said vertical portion and said bottom portion of said second memory cell, and on top of said pillar of insulating material
- 2. The method of claim 1, wherein said pillar of insulating material is comprised of a material selected from the group consisting of: silicon dioxide, BPSG, PSG, PETEOS, TEOS, xerogel, aerogel, HSQ, or a combination thereof
- 3. The method of claim 1, wherein said pillar of insulating material abuts said vertical portion of said first memory cell and said vertical portion of said second memory cell
- 4. The method of claim 1, wherein said pillar of insulating material prevents said capacitor dielectric from being situated between said vertical portion of first memory cell and said vertical portion of said second memory cell.
- 5. A method of fabricating an electronic device having a memory cell situated above a semiconductor substrate, said method comprising the steps of:
forming a layer of first insulating material over said semiconductor substrate, said layer of first insulating material having a top surface; forming conductive contacts in said first layer of insulating material, said conductive contacts having a top portion which extends to said top surface of said layer of first insulating material; forming a layer of second insulating material over said layer of first insulating material, said layer of second insulating material having openings which have sidewalls and a bottom which expose said top portion of said conductive contacts; and forming a bottom electrode of said memory cell by forming a layer of conductive material on said sidewalls and bottom of said openings of said layer of second insulating material, said bottom electrode making electrical contact to said top portion of said conductive contact.
- 6. The method of claim 5, wherein said conductive material is comprised of a material selected from the group consisting of: doped polysilicon, silicide, titanium nitride, tungsten, tungsten nitride, cobalt, and any combination thereof
- 7. The method of claim 5, wherein said layer of second insulating material is comprised of a material selected from the group consisting of: PSG, BPSG, PETEOS, TEOS, an oxide, HSQ, and a combination thereof.
- 8. The method of claim 5, wherein said conductive material is comprised of the same material as said conductive contacts.
CROSS-REFERENCE TO RELATED PATENT/PATENT APPLICATIONS
[0001] The following commonly assigned patent/patent applications are hereby incorporated herein by reference:
1Pat. No./Ser. No.Filing DateTI Case No.**/**/1996TI-21704TI-23370
Provisional Applications (1)
|
Number |
Date |
Country |
|
60102317 |
Sep 1998 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09399845 |
Sep 1999 |
US |
Child |
09828824 |
Apr 2001 |
US |