Claims
- 1. A method of forming an electronic device over a semiconductor substrate and having at least one level of metallic conductors, said method comprising the steps of:forming source and drain regions in the semiconductor substrate; forming a first dielectric layer over the semiconductor substrate and the source and drain regions; forming a second dielectric layer over said first dielectric layer, said second dielectric layer having openings; forming a layer of said metallic conductors on said second dielectric layer and in the openings wherein said metallic conductors do not contact said source and drain regions; removing a portion of said layer of said metallic conductors on said second dielectric layer thereby creating exposed portions of the metallic conductors corresponding to the openings; and subjecting said exposed metallic conductors to a plasma which contains hydrogen or deuterium so as to passivate said metallic conductors.
- 2. The method of claim 1, wherein said plasma contains a substance selected from the group consisting of: NH3, N2H2, H2S, and CH4.
- 3. The method of claim 1, wherein said metallic conductors are comprised of a material selected from the group consisting of: copper, copper doped aluminum, Ag, Sn, Pb, Ti, Cr, Mg, Ta, and any combination thereof.
- 4. The method of claim 1, wherein said electronic device is selected from the group consisting of: a memory device, a logic device, a DSP, a microprocessor, a transistor, a diode, and any combination thereof.
- 5. The method of claim 1, wherein said step of removing a portion of said layer of said metallic conductors is performed by sputtering.
- 6. The method of claim 1, wherein said step of removing a portion of said layer of said metallic conductors is performed by chemical-mechanical polishing.
- 7. The method of claim 1, wherein said step of removing a portion of said layer of said metallic conductors is performed by etching.
- 8. A method of forming an electronic device over a semiconductor substrate and having at least one level of metallic conductors, said method comprising the steps of:forming source and drain regions in the semiconductor substrate; forming a first dielectric layer over the semiconductor substrate and the source and drain regions; forming a second dielectric layer over said first dielectric layer, said second dielectric layer having openings; forming a layer of said metallic conductors in said openings in said second dielectric layer and on said second dielectric layer wherein said metallic conductors do not contact said source and drain regions; removing said layer of said metallic conductors on said second dielectric layer using chemical-mechanical polishing thereby creating exposed portions of the metallic conductors corresponding to the openings; and subjecting said exposed metallic conductors to a plasma which contains hydrogen or deuterium so as to passivate said metallic conductors.
- 9. The method of claim 8, wherein said plasma contains a substance selected from the group consisting of: NH3, N2H2, H2S, and CH4.
- 10. The method of claim 8, wherein said metallic conductors are comprised of a material selected from the group consisting of: copper, copper doped aluminum, Ag, Sn, Pb, Ti, Cr, Mg, Ta, and any combination thereof.
- 11. The method of claim 8, wherein said electronic device is selected from the group consisting of: a memory device, a logic device, a DSP, a microprocessor, a transistor, a diode, and any combination thereof.
CROSS-REFERENCE TO RELATED PATENT/PATENT APPLICATIONS
This application claims priority under 35 USC §119(e)(1) of provisional application number 60/075,583 filed Feb. 23, 1998.
The following commonly assigned patent/patent applications are hereby incorporated herein by reference: U.S. patent application Ser. No. 09/199,829 filed on Nov. 25, 1998 and U.S. patent application Ser. No. 09/199,600 filed on Nov. 25, 1998.
US Referenced Citations (4)
Non-Patent Literature Citations (1)
Entry |
S. Wolf and R. N. Tauber, “Silicon Processing for the VLSI Era, vol. 1: Process Technology”, Lattice Press, Sunset Beach, CA (1986), pp. 539-547, 559-564, 582-584. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/075583 |
Feb 1998 |
US |