Claims
- 1. An IC fault analysis system for evaluating a semiconductor IC device, comprising:
- a circuit diagram display for showing a circuit diagram of the IC device under test based on CAD (computer aided design) data:
- a mask layout display for showing a mask layout of the IC device under test based on the CAD data;
- a contrast image display for showing electric potential in each circuit component of the IC device under test obtained by a charged particle beam tester;
- an input means connected to the IC fault analysis system for specifying a circuit component of the IC device under test;
- a comparison means for comparing data associated with positions between the circuit diagram of the circuit component in the IC device specified by the input means and the contrast image corresponding to said circuit component; and
- a comparison data memory for storing the comparison data from the comparison means and providing the comparison data to the contrast image display and the mask layout display;
- wherein the specified circuit component in the IC device is highlighted on both the contrast image display and the mask layout display based on the data from the comparison data memory to correct positional errors caused by the CAD data and the charged particle beam tester.
- 2. An IC fault analysis system as defined in claim 1 further including:
- a net listing display for showing a net list of each component in the IC device based on the CAD data, a specified part of the net list being highlighted for showing relationship with the corresponding component in the contrast image.
- 3. An IC fault analysis system as defined in claim 1 further including:
- a waveform image display for showing a waveform of the component in the IC device defined by the input means, the waveform being obtained by the non-contact tester, a specified part of the waveform being highlighted for showing relationship with the corresponding component in the mask layout.
- 4. An IC fault analysis system for evaluating a semiconductor IC device, comprising:
- a mask layout display for showing a mask layout of the IC device under test based on the CAD (computer aided design) data produced in a design stage of the semiconductor IC device;
- a contrast image display for showing a potential distribution for circuit components in the IC device under test obtained by a charged particle beam tester including an electron beam tester;
- an input means selectively connected to either the mask layout display or the contrast image display for specifying a portion of the circuit component in the IC device under test;
- a comparison means for comparing data related to positions of the specified circuit component in the mask layout and the contrast image of the IC device specified by the input means; and
- a comparison data memory for storing the comparison data of the comparison means and providing the comparison data to the mask layout display and the contrast image display;
- wherein the specified circuit component in the IC device is highlighted on both the contrast image display and the mask layout display based on the data from the comparison data memory to correct positional errors caused by the CAD data and the charged particle beam tester.
- 5. An IC fault analysis system as defined in claim 4 further including:
- a switch circuit for selectively connecting the input means to either of the mask layout display or the contrast image display to specify the circuit component in the IC device under test.
- 6. An IC fault analysis system as defined in claim 4 further including:
- a net listing display for showing a net list of each component in the IC device based on the CAD data;
- a waveform image display for showing a waveform of the circuit component in the IC device defined by the input means, the waveform being obtained by the non-contact tester;
- a circuit diagram display for showing a circuit diagram of the IC device under test based on CAD data;
- wherein images on the displays are correlated with respect the specified circuit component based on the data from the comparison data memory to establish positional relationship for the circuit component among the images.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-304746 |
Nov 1993 |
JPX |
|
5-304747 |
Nov 1993 |
JPX |
|
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 08/336,838, filed Nov. 9, 1994, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5325309 |
Halaviati et al. |
Jun 1994 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
014534 |
Aug 1986 |
EPX |
2258083 |
Jan 1993 |
GBX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
336838 |
Nov 1994 |
|