(A) Field of the Invention
The present invention relates to a III-nitride semiconductor light-emitting device and the manufacturing method thereof, and more particularly to a III-nitride semiconductor light-emitting device for releasing the stress between an conformational active layer and an n-type semiconductor layer.
(B) Description of the Related Art
Light-emitting diodes (LED) have been widely used in various products and have recently become an important research topic in photo-electronic semiconductor materials for producing blue light LED. Materials currently used for blue light LED include ZnSe, SiC, and InGaN, which are semiconductor materials exhibiting band gap properties with the gap energy of approximately over 2.6 eV. As the GaN series of light-emitting materials exhibits direct gap properties, they are able to generate light with high luminance and have the advantage of longer lifetime compared to the other similar direct gap material, such as ZnSe.
Typically, the structure of a blue light LED includes active layers of an InGaN/GaN quantum well structure. The quantum well structure is formed between an n-type GaN layer and a p-type GaN layer. When InGaN is grown with a high Indium content on GaN, there occurs a lattice mismatch between the GaN and the InGaN layer, and thus physical stress is induced between each of the layers. Therefore, an electric potential is generated to form piezoelectricity in response to the stress, resulting in a degradation of emission efficiency of the active layer.
In summary, the current market needs a semiconductor light-emitting device that can ensure low cost, high emission efficiency, and ease of implementation to eliminate all the drawbacks of the prior art described above.
One aspect of the present invention is to provide a III-nitride semiconductor light-emitting device and a manufacturing method thereof for reducing the stress between the epitaxial layers. As a result, the emission efficiency of a light-emitting device can be increased due to the quantum confined stark effect (QCSE) on the recombination rate of electrons and holes.
A semiconductor light-emitting device according to one aspect of the present invention comprises: a substrate; a first type semiconductor layer including a first surface and a second surface, wherein the first surface is disposed adjacent to the substrate, and the second surface has a plurality of recesses and is opposite to the first surface; a conformational active layer formed on the second surface and within the plurality of recesses, wherein the stress between the first type semiconductor layer and the conformational active layer can be released with the recesses; and a second type semiconductor layer formed on the conformational active layer.
The III-nitride semiconductor light-emitting device further comprises a buffer layer disposed between the substrate and the first type semiconductor layer.
The depths of accesses are larger than the depth of a single quantum well in the conformational active layer, and are smaller than the depth of the first type semiconductor layer. The widths of the upper portions of the recesses range from 0.1 um to 10 um. The plurality of recesses have different sizes. The distribution of the plurality of recesses is substantially uniform or non-uniform. The widths of the upper portions of the recesses are larger than those of the lower portions of the recesses.
The active layer is formed to have a single quantum well structure or a multiple quantum well structure. The first type semiconductor layer is an n-type semiconductor layer, and the second type semiconductor layer is a p-type semiconductor layer.
The present invention discloses a method for manufacturing a III-nitride semiconductor light-emitting device. The method comprises the steps of: providing a substrate; forming a first type semiconductor layer on the substrate, wherein the first type semiconductor layer includes a first surface and a second surface, and wherein the first surface is disposed adjacent to the substrate, and the second surface has a plurality of recesses and is opposite to the first surface; forming a conformational active layer on the first type semiconductor layer; and forming a second type semiconductor layer on the conformational active layer.
The plurality of recesses are formed by etching the second surface of the first type semiconductor layer. The plurality of recesses are cavities formed on the second surface by controlling a flow rate of nitrogen, ammonia, hydrogen, TMGa, TEGa, TMIn, TEIn, or organometallic compound. The plurality of recesses are formed by the metal-organic chemical vapor deposition (MOCVD) method. The method further comprises at least one buffer layer directly formed on the substrate.
The objectives and advantages of the present invention will become apparent upon reading the following description and upon reference to the accompanying drawings in which:
The substrate 41 can be formed by any known or later developed substrate materials, such as, for example, sapphire (i.e. Al2O3), silicon carbide (SiC), silicon, zinc oxide (ZnO), magnesium oxide (MgO) or gallium arsenide (GaAs). Subsequently, a semiconductor material is deposited over the substrate 41. Since the lattice mismatch occurs between the substrate 41 and the semiconductor material, at least one buffer layer 42 is required to form on the substrate 41. The buffer layer 42 is typically made of either GaN, InGaN, AlGaN or a superlattice structure whose hardness is lower than that of the traditional buffer layer with aluminum. The n-type semiconductor layer 43 is then formed on the buffer layer 42. The n-type semiconductor layer 43 may be formed as an n-type Si-doped GaN layer, epitaxially grown on the buffer layer 42. The top surface of the n-type semiconductor layer 43 is uneven and comprises a plurality of recesses 431 and a flat area 432. Recesses 431 are grown in a MOCVD furnace. After the n-type semiconductor layer 43 with a thickness of 1 μm to 5 μm is formed, a flow rate of supply gases, such as nitrogen, ammonia, hydrogen, trimethylgallium (TMGa), triethylgallium (TEGa), trimethylindium (TMIn), triethylindium (TEIn) or organometallic compound, is stopped or reduced. Thus the top surface of the n-type semiconductor layer 43 is grown unevenly and the plurality of recesses 431 are formed. In addition, recesses 431 can be formed by etching the top surface of the n-type semiconductor layer 43.
Subsequently, the conformational active layer 44, in which holes and electrons are recombined to emit light, is formed on the n-type semiconductor layer 43. The conformational active layer 44 is a single quantum well (SQW) structure or a multiple quantum well (MQW) structure. The MQW structure is comprised of two to thirty light-emitting layers/barrier layers. In a preferred embodiment, the conformational active layer 44 is composed of six to eighteen layers. The light-emitting layers can be made of AlXInYGa1-X-YN and the barrier layers can be made of AlIInJGa1-I-JN, wherein 0≦X<1, 0≦Y<1, X+Y<1, 0≦I<1, 0≦J<1, I+J<1, and when X, Y, I, J>0, X≠I and Y≠J. Also, the light-emitting layers/barrier layers can be made of InGaN/GaN. In this structure, the stress between the n-type semiconductor layer 43 and the conformational active layer 44 can be released with recesses 431, and thus the emission efficiency can be increased. In addition, recesses 431 are formed without the deposition process on the epitaxial layer with different materials, or without the deposition of droplets. As a result, such method does not sacrifice the quality of the epitaxial layer and does not need an epitaxial layer as the n-type semiconductor layer 43, which sacrifices the epitaxial quality in order to match the lattice constant.
At least one p-type semiconductor layer 45 is then formed on the conformational active layer 44. The p-type semiconductor layers 45 may be formed as Mg-doped GaN and InGaN multi-layers, a superlattice structure of Mg-doped AlGaN/GaN and an Mg-doped GaN layer, or other forms. The p-side electrode 46 and the n-side electrode 47 then serve to allow the current to be applied to the p-type semiconductor layers 45 and the n-type semiconductor layer 43, respectively.
The above-described embodiments of the present invention are intended to be illustrative only. Those skilled in the art may devise numerous alternative embodiments without departing from the scope of the following claims.
Number | Date | Country | Kind |
---|---|---|---|
096142955 | Nov 2007 | TW | national |