The present disclosure relates to an image capture apparatus and, more particularly, to an image capture apparatus with die stacking.
A digital image capture apparatus may include an analog circuit and a digital circuit. The analog circuit may further include two components. One component is an image sensing device for capturing images by detecting the intensity of incident light and converting the intensity to an analog electrical signal via a photoelectric effect. The other component of the analog circuit is an analog-to-digital converter (ADC), which converts the analog signal to a digital signal. The resulting digital signal is then processed by an image signal processor (ISP) and saved into a memory.
Depending on preference, the three functions mentioned above may be realized using a single chip or multiple chips. For portable electronic devices, besides high performance (such as high resolution, high image quality, and high frame rate), there is a desire for low power consumption and small size. Nowadays, to reduce the size of an electronic device, one approach is to increase the level of integration. However, for image capture apparatus, it may be difficult to integrate different components into one chip, due to different process and design requirements for the different components of the image capture apparatus. For example, the image sensing device should have good sensitivity to incident light. Therefore, when designing an image sensing device, one may need to increase the area of each photo diode included in the device and minimize the number of metal layers or other elements that may block incident light. On the other hand, an ADC may need more metal layers to reduce wiring area and to improve efficiency. Further, to reduce occupied area and manufacturing cost of an ISP, a more advanced manufacturing process may need to be employed. Accordingly, different components of an image capture apparatus may have requirements that conflict with each other.
In addition, increasing the number of pixels and frame rate are design trends of image capture apparatus. Increasing the number of pixels and frame rate in turn increases the requirement for bandwidth for transferring image data from the image sensing device to the ADC and from the ADC to the ISP. This can be accomplished by providing more signal pins or increasing the transfer rate. However, for an analog circuit, both approaches may affect the quality of the overall signal, and thus reduce the quality of the final image. Moreover, a fabrication process may limit the maximum transfer rate that can be realized, and the number of pins is also limited by factors such as fabrication process, circuit design, or layout.
Therefore, it may be desired that the image sensing device, the ADC, and the ISP of an image capture apparatus be designed individually and manufactured by their respective processes, and then coupled to each other. Recently, a 3D die-stacking technology has been used to realize higher performance and higher density heterogeneous system integration. According to the 3D die-stacking technology, each die may be manufactured using a process that is the most suitable for it, and then different dies may be vertically stacked one on each other using interconnects such as through silicon vias (TSVs), micro bumps, and/or redistribution layers (RDL). With this type of architecture, data output from different pixels of the image sensing device may be transferred to the ADCs simultaneously, and the converted data output from the ADCs may also be transferred to the ISPs simultaneously. This may ensure broader transmission bandwidth.
Image capture apparatus may experience fixed pattern noise (FPN), which is a particular noise pattern in which different pixels exhibit different brightness under the same illumination. FPN may be caused by various factors, such as non-uniform sensitivity of different pixels of the image sensing device, non-uniform properties across the reading circuit, and ADC offset/gain mismatch.
In accordance with the present disclosure, there is provided an image capture apparatus comprising an image sensor array including a plurality of image sensors arranged in a two-dimensional (2-D) array and an analog-to-digital converter (ADC) array including a plurality of ADCs arranged in a 2-D array. The image sensor array may be divided into a plurality of sub-arrays, each of which may include at least two image sensors. The image sensor array may be stacked on the ADC array. Each ADC corresponds to one sub-array of image sensors and is coupled to process signals output by the image sensors in the corresponding sub-array.
Features and advantages consistent with the present disclosure will be set forth in part in the description which follows, and in part will be obvious from the description, or may be learned by practice of the present disclosure. Such features and advantages will be realized and attained by means of the elements and combinations particularly pointed out in the appended claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate several embodiments of the invention and together with the description, serve to explain the principles of the invention.
Embodiments consistent with the present disclosure include an image capture apparatus with 3D die stacking, which has an improved performance and a small size.
Hereinafter, embodiments consistent with the present disclosure will be described with reference to drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
The image sensor 1021 may be identical, similar, or different sensors. For example, in some embodiments, some of the image sensors 1021 may be red sensors having peak sensitivity at a wavelength corresponding to a red light, some of the image sensors 1021 may be green sensors having peak sensitivity at a wavelength corresponding to a green light, and some of the image sensors 1021 may be blue sensors having peak sensitivity at a wavelength corresponding to a blue light. The image output by image capture apparatus consistent with these embodiments may be a color image. In some other embodiments, all of the image sensors 1021 may be the same type of sensors and the output image may be a gray-scale image.
Consistent with embodiments of the present disclosure, the image sensor array 102 may be divided into a plurality of sub-arrays. In some embodiments, such as shown in
In some embodiments, the blocks 1022 of image sensors may be separated from each other by a physically defined boundary. For example, each block 1022 may be separated from neighboring blocks by a trench or an insulating film. In some embodiments, the blocks 1022 of image sensors may be “virtually” separated from each other. For example, there may be no difference between the boundary between image sensors within one block 1022 and the boundary between image sensors in two neighboring blocks 1022. In the latter case, neighboring image sensors coupled to one ADC in the ADC array 104 via coupling means, such as micro bumps and redistribution layer, may be defined as one block 1022.
With reference to
With such a configuration as shown in
In some embodiments, a redistribution layer 120 and conductive micro bumps 130 may be formed between the facing image sensors 1021 and ADCs 1041, so as to couple the image sensor array 102 to the ADC array 104. Redistribution layer 120 may be used to connect electrodes not vertically aligned with each other. Analog signals output by one image sensor 1021 may be transferred to its corresponding ADC through the redistribution layer 120 and the micro bumps 130. The ADC may then convert the analog signal to a digital signal for sending to an ISP for further processing.
As previously described, there may exist FPN in an image capture apparatus. A compensation algorithm may be employed to compensate for FPN. Consistent with embodiments of the present disclosure, the compensation algorithm to compensate for FPN may be stored in memories 1043 of the ADCs 1041. In some embodiments, the compensation algorithm may be a linear function of Y=aX+b, where X and Y are the input and output data, respectively, and a and b are compensating parameters. In some embodiments, the compensation algorithm may be a piecewise linear (PWL) function, in which different linear functions (e.g., different values of a and b) are applied when input X falls in different ranges. In some embodiments, the compensation algorithm may be a nonlinear function, such as Y=cX2+aX+b, where c is an additional compensating parameter.
Consistent with embodiments of the present disclosure, results provided by the compensation algorithm may also be stored in the memories 1043 of the ADCs 1041. Thus, compensation may be quickly achieved and the cost and power consumption may also be reduced.
Referring back to
With reference to
An image capture apparatus consistent with the present disclosure may have a smaller footprint as compared to conventional image capture apparatus. The area on a printed circuit board occupied by an image capture apparatus consistent with the present disclosure may be approximately the area of the largest one of the image sensor array, the ADC array, and the ISP array. Therefore, an image capture apparatus consistent with the present disclosure is, for example, suitable for portable electronic devices. In addition, an image capture apparatus consistent with present disclosure has good scalability.
Other embodiments of the present disclosure will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
099141521 | Nov 2010 | TW | national |