Claims
- 1. An image display method comprising:generating a synchronization for performing decimation of input vertical synchronizing signals to output decimated vertical synchronizing signals; decimating input image data to output decimated image data; scaling up the decimated image data to output scaled-up image data; displaying an image on a display panel; sequentially displaying individual frames of image according to the scaled-up image data in synchronization with the decimated vertical synchronizing signals; and processing information of a scaling factor of an image scale-up circuit, vertical synchronizing signals to be discarded by an synchronizing signal decimation circuit, and image data to be discarded by an image decimation circuit, a controller controlling operation of said synchronizing signal decimation circuit, an image decimation circuit, an image scale-up circuit, and a driving circuit according to the information.
- 2. The image display method of claim 1, further comprising performing delay processing on the vertical synchronizing signals to output delayed vertical synchronizing signals to said driving circuit.
- 3. The image display method of claim 1, wherein the scaling factor of said image scale-up circuit is determined according to a size of the input image data for a single frame and a size of an effective display area of said display panel.
- 4. The image display method of claim 1, wherein said controller determines vertical synchronizing signals to be discarded by said synchronizing signal decimation circuit and image data to be discarded by said image decimation circuit according to a size of the input image data for a single frame, a size of an effective display area of said display panel, and a frequency of the input vertical synchronizing signals.
- 5. The image display method of claim 2, wherein said controller determines vertical synchronizing signals to be discarded by said synchronizing signal decimation circuit, a delay time by a delay circuit, and image data to be discarded by said image decimation circuit according to a size of the input image data for a single frame, a size of an effective display area of said display panel, a frequency of the input vertical synchronizing signals, and an image display position in the effective display area of said display panel.
- 6. The image display method of claim 1, whereindecimation performed by said image decimation circuit selects a predetermined frame among first to N-th frames of sequentially input image data, N representing a frame number which is a certain integer not smaller than 2, outputs the selected frame of image data, and discards image data other than the selected frame of image data, decimation performed by said synchronizing signal decimation circuit, said synchronizing signal decimation circuit selects a predetermined frame among first to N-th frames of sequentially input vertical synchronization signals, outputs the selected frame of vertical synchronizing signal, and discards vertical synchronizing signals other than the selected frame of vertical synchronizing signal, and a frame number of the selected frame of image data is different from a frame number of the selected frame of vertical synchronizing signal.
- 7. The image display method of claim 1, further comprising an image data adding step for displaying a certain color at an area other than the image based on the image data in the effective display area of said display panel.
- 8. The image display method of claim 1, further comprising an image data adding step for displaying a message indicating that a displayed image is based on the decimated vertical synchronizing signals and the decimated image data when said image decimation circuit performs decimation of the image data.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 11-355553 |
Dec 1999 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/522,396, filed on Mar. 9, 2000, now U.S. Pat. No. 6,407,723 the entire contents of which are hereby incorporated by reference and for which priority is claimed under 35 U.S.C. §120; and this application claims priority of Application No. 11-355553/99 filed in Japan on Dec. 15, 1999 under 35 U.S.C. §119.
US Referenced Citations (6)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 8-129356 |
May 1996 |
JP |
| 10-334227 |
Dec 1998 |
JP |