Claims
- 1. A read only memory array comprising: a plurality of memory cells formed at a face of a silicon body in an array of rows and columns; each memory cell including an insulated gate field effect transistor having a source, a drain and a gate, the gate being insulated from the silicon by a thin gate insulator for each transistor; a thick silicon oxide insulating coating on said face covering the rows and columns of field effect transistors except above the gates; a plurality of parallel polysilicon strips on the face defining the rows and forming the gates; interconnections formed by a metal layer on top of all of said polysilicon strips except immediately above all of the gates so that the polysilicon of each gate is not covered by metal; and impurity implanted regions underlying the gate and gate insulator for selected ones but not all of the memory cells to alter substantially the threshold of the transistors of such selected ones of the cells compared to the transistors of memory cells other than the selected ones.
- 2. A device according to claim 1 wherein the transistors are N-channel and the silicon body is predominantly P-type.
Parent Case Info
This is a division of application Ser. No. 001,571, filed Jan. 8, 1979, now U.S. Pat. No. 4,294,001.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
Entry |
Askin et al. "Double-Bit Line Ros Array", IBM Tech. Disc. Bul., vol. 19, No. 5, 10/76, pp. 1683-1685. |
Johnson et al., "Threshold Personalized PLA Device and Method of Fabrication", IBM Tech. Disc. Bul., vol. 18, No. 10, 3/76, pp. 3302-3303. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
1571 |
Jan 1979 |
|