This specification describes examples techniques for controlling inductance in an electronic component, such as a polarity inverter.
An example polarity inverter includes circuitry to change the polarity of an electrical signal, such as voltage or current. Polarity, in general, represents electrical potential in a circuit. According to convention, current flows from a positive-polarity terminal to a negative-polarity terminal. Physically, however, electrons flow from the negative-polarity terminal to the positive-polarity terminal. The positive-polarity terminal has greater electrical potential than the negative-polarity terminal. Accordingly, polarity can be understood in terms of both current and voltage.
Inductance includes the tendency of an electrical conductor to oppose a change in current flowing therethrough. Inductance therefore can affect operation of devices, such as a polarity inverter, that implement changes in current.
An example polarity inverter includes multiple contactors. Each of the multiple contactors includes switches that are controllable to configure a current path. Each of the multiple contactors also includes contacts, which are interleaved such that first contacts to receive voltage having a first polarity alternate with second contacts to receive voltage having a second polarity, where the first polarity and the second polarity are different. The polarity inverter also includes a first conductive plate to connect electrically to each of the first contacts, and a second conductive plate to connect electrically to each of the second contacts. The first conductive plate and the second conductive plate are in parallel. A dielectric material is between the first conductive plate and the second conductive plate. The polarity inverter may include one or more of the following features, either alone or in combination.
A number of the contactors may correspond to an amount of current to pass through the polarity inverter and may be a based on specifications for a type of contactor used. The contacts may include input contacts. Each of the multiple contactors may include output contacts on different sides of the switches than the input contacts. The output contacts may be interleaved such that third contacts on a current path with the first contacts alternate with fourth contacts on a current path with the second contacts. The polarity inverter may also include a first bus bar to connect electrically to each of the third contacts, a second bus bar to connect electrically to each of the fourth contacts, where the first bus bar and the second bus bar are in parallel, and a dielectric material between the first bus bar and the second bus bar.
The switches may be controllable to configure current to flow in a first direction or in a second direction through the multiple contactors. The first direction may be opposite to the second direction. Each of the first conductive plate and the second conductive plate may include conductive fingers to connect to respective ones of the contacts. The multiple contactors may include at least two input contactors and at least two output contactors. The at least two input contactors may be configured to receive current from a current source and the at least two output contactors may be configured to output current on a path to a device interface board. The dielectric may be or include a polyimide film. The dielectric may be or include polypropylene.
Spacing between the first plate and the second plate and interleaving of the contacts may enable the polarity inverter to have an inductance that is less than 200 nanohenries (nH). Spacing between the first plate and the second plate and interleaving of the contacts may enable the polarity inverter to have an inductance that is 100 nanohenries (nH) or less.
A thickness of the dielectric material between the first plate and the second plate may be on the order of tenths of a millimeter. A thickness of the dielectric material between the first plate and the second plate may be 0.5 millimeters (mm) or less. A thickness of the dielectric material between the first bus bar and the second bus bar may be on the order of tenths of a millimeter. A thickness of the dielectric material between the first bus bar and the second bus bar may be 0.5 millimeters (mm) or less.
The contactors may include input contactors and output contactors. The input contactors may include the first conductive plate and the second conductive plate connected, respectively to a first voltage or current and to a second voltage or current. The polarity inverter may include output contactors having contacts that are interleaved such that third contacts that receive voltage or current having the first polarity alternate with fourth contacts that receive voltage or current having the second polarity. The polarity inverter may also include a third conductive plate to connect electrically to each of the third contacts, and a fourth conductive plate to connect electrically to each of the fourth contacts, where the third conductive plate and the fourth conductive plate are in parallel. The first polarity may be a positive voltage with respect to the second polarity. The first polarity may be a force-high voltage and the second polarity may be a force-low voltage, where the force-high voltage is greater than the force-low voltage.
An example test system includes a device interface board (DIB) to connect to devices under test (DUTs), an interposer to connect to the DIB, a current source, and a polarity inverter to receive current from the current source and to control a directional flow of the current relative to the interposer. The polarity inverter includes multiple contactors, each of which includes switches that are controllable to configure a current path. Each of the multiple contactors includes contacts, which are interleaved such that first contacts to receive voltage having a first polarity alternate with second contacts to receive voltage having a second polarity, where the first polarity and the second polarity are different. The polarity inverter also includes a first conductive plate to connect electrically to each of the first contacts, and a second conductive plate to connect electrically to each of the second contacts. The first conductive plate and the second conductive plate are in parallel. A dielectric material is between the first conductive plate and the second conductive plate. The example test system may include one or more of the following features, either alone or in combination.
The switches may be controllable to configure current to flow in a first direction or a second direction through the multiple contactors. The first direction may be reverse to the second direction. The polarity inverter may include at least two input contactors and at least two output contactors. The at least two input contactors may be configured to receive the current from the current source and the at least two output contactors may be configured to output the current to the interposer.
Any two or more of the features described in this specification, including in this summary section, may be combined to form implementations not specifically described in this specification.
At least part of the devices and techniques described in this specification may be configured or controlled by executing, on one or more processing devices, instructions that are stored on one or more non-transitory machine-readable storage media. Examples of non-transitory machine-readable storage media include read-only memory, an optical disk drive, memory disk drive, and random access memory. At least part of the devices and techniques described in this specification may be configured or controlled using a computing system comprised of one or more processing devices and memory storing instructions that are executable by the one or more processing devices to perform various control operations including high-current testing. The devices, systems, and/or components described herein may be configured, for example through design, construction, arrangement, placement, programming, operation, activation, deactivation, and/or control.
The details of one or more implementations are set forth in the accompanying drawings and the following description. Other features and advantages will be apparent from the description and drawings, and from the claims.
Like reference numerals in different figures indicate like elements.
Described herein are examples of techniques for reducing inductance in electronic devices, such as a polarity inverter. In an example, a polarity inverter is configured to reduce or to minimize the inductance around the polarity inverter, thereby reducing the total inductance of at least part of a signal delivery path between a source of current and destination of the current, such as device under test (DUT). In an example, the polarity inverter includes multiple contactors, each of which includes switches that are controllable to configure a current path. Each of the contactors includes contacts that are interleaved such that first contacts to receive voltage having a first polarity alternate with second contacts to receive voltage having a second polarity that is different from the first polarity. A first conductive plate is configured to connect electrically to each of the first contacts, and a second conductive plate is configured to connect electrically to each of the second contacts. The first conductive plate and the second conductive plate are physically arranged to be in parallel, and a dielectric material is between the first conductive plate and the second conductive plate. The current path is therefore defined, in part, by the conductive plates and switches.
By using parallel plates of the type described herein, particularly plates that are close together, the overall inductance of the polarity inverter can be reduced. For example, the overall inductance of the polarity inverter can be minimized or reduced relative to prior polarity inverters having different configurations. In addition, alternating the first and second contacts may cancel and, therefore, at least partly reduce the overall inductance. Furthermore, as described below, parallel bus bars separated by dielectric may also be part of the current path. In an example, there may be one set of parallel bus bars on each side of the polarity inverter. By using bus bars of this type, particularly bus bars that are close together, the overall inductance of the polarity inverter can be further reduced. In an example, the inductance measured on a high-current (e.g., 2000 Amperes (A)), low-inductance polarity inverter of the type described herein is about 100 nanoHenries (nH) compared to about 480 nH in an example prior polarity inverter. That being said, the polarity inverters described herein are not limited to these, or to any, specific inductance values, current values, and/or voltage values.
In an example operation, a current source is connected in series with polarity inverter 10, as shown in
In this example, contactors 12, 13, 15, and 16 are configured as inputs and contactors 11 and 14 are configured as outputs or loads. For example, input voltage and current is applied to input contactors 12, 13, 15, and 16 and that voltage and current is output to output contactors 11 and 14 and, from there, to terminals 24 and 25 as shown in
By way of example, for contactor 13, contacts {circle around (1)} and are connected to force-high and contacts {circle around (3)} and {circle around (7)} are connected to force-low. Also, contacts {circle around (2)} and {circle around (6)} are connectable along a same current path as contacts {circle around (1)} and {circle around (5)}, whereas contacts {circle around (4)} and {circle around (8)} are connectable along a same current path as contacts {circle around (3)} and {circle around (7)}. Contacts {circle around (1)}, {circle around (3)}, {circle around (5)}, and {circle around (7)} are interleaved in the sense that no two adjacent contacts are connected to a same polarity voltage and current. The same is true for contacts {circle around (2)}, {circle around (4)}, {circle around (6)}, and {circle around (1)}. Stated another way, the contacts are interleaved in the sense that they alternate in polarity. In an example, on the input side 26 of contactor 13, contact {circle around (1)} is connected to force-high, contact {circle around (3)} is connected to force-low, contact {circle around (5)} is connected to force-high, and contact {circle around (7)} is connected to force-low. In an example, on the output side 27 of contactor 13, contact {circle around (2)} is connectable to force-high, contact {circle around (4)} is connectable to force-low, contact {circle around (6)} is connectable to force-high, and contact {circle around (8)} is connectable to force-low. Each of input contactors 12, 15, and 16 has the same contact configuration of input and output contacts as input contactor 13, which is shown in
By way of example, for output contactor 11, contacts {circle around (1)} and {circle around (5)} are connected to terminal 24 and contacts {circle around (3)} and {circle around (7)} are connected to terminal 25. Also, contacts {circle around (2)} and {circle around (6)} are connectable along a same current path as contacts {circle around (1)} and {circle around (5)}, whereas contacts {circle around (4)} and {circle around (8)} are connectable along a same current path as contacts {circle around (3)} and {circle around (7)}. Contacts {circle around (1)}, {circle around (3)}, {circle around (5)}, and {circle around (7)} are interleaved in the sense that no two adjacent contacts are connected to a same polarity voltage and current. The same is true for contacts {circle around (2)}, {circle around (4)}, {circle around (6)}, and {circle around (8)}. Stated another way, the contacts are interleaved in the sense that they alternate in polarity. In an example, on the input side 34 of contactor 11, contact {circle around (1)} is connected to terminal 24, contact {circle around (3)} is connected to terminal 25, contact {circle around (5)} is connected to terminal 24, and contact {circle around (7)} is connected to terminal 25. In an example, on the output side 27 of contactor 11, contact {circle around (2)} is connectable to force-high, contact {circle around (4)} is connectable to force-low, contact {circle around (6)} is connectable to force-high, and contact {circle around (8)} is connectable to force-low. Contactor 14 has the same contact configuration of input and output contacts as contactor 11. In addition, “input” 34 and “output” 35 on the output contactors are labeled according to convention and do not necessarily note directions of current flow into or out of the output contactors.
In an example operation, switches within the contactors are controlled—for example controlled to open or to close—to provide force-high to terminal 24 (e.g., a collector) and to provide force-low to terminal 25 (e.g., an emitter).
To provide force-high to terminal 24, switches in input contactors 30 are controlled—for example closed—so that current paths are created between contacts {circle around (1)} and {circle around (2)} and between contacts {circle around (5)} and {circle around (6)}. Switches in output contactor 11 are controlled—for example closed—so that current paths are created between contacts {circle around (1)} and {circle around (2)} and between contacts {circle around (5)} and {circle around (6)}. Switches within contactors 30 are controlled—for example opened—to prevent current flow to or from contacts {circle around (3)} and {circle around (4)} and to or from {circle around (7)} and {circle around (8)}. Switches within output contactor 11 are controlled—for example opened—to prevent current flow to or from contacts {circle around (3)}, {circle around (4)}, {circle around (7)}, and {circle around (8)}.
To provide force-low to terminal 25, switches in input contactors 31 are controlled—for example closed—so that current paths are created between contacts {circle around (3)} and {circle around (4)} and between contacts {circle around (7)} and {circle around (8)}. Switches in output contactor 14 are controlled—for example closed—so that current paths are created between contacts {circle around (3)} and {circle around (4)} and between contacts {circle around (7)} and {circle around (8)}. Switches within contactors 31 are controlled—for example opened—to prevent current flow to or from contacts {circle around (1)} and {circle around (2)} and to or from {circle around (5)} and {circle around (6)}. Switches within contactor 14 are controlled—for example opened—to prevent current flow to or from contacts {circle around (1)}, {circle around (2)}, {circle around (5)}, and {circle around (6)}.
In a different example operation, switches within the contactors are controlled—for example controlled to open or to close—to provide force-high to terminal 25 (e.g., an emitter) and to provide force-low to terminal 24 (e.g., a collector). This reverses the polarity of the output terminals 24 and 25, and thus reverses the current direction, relative to the configuration described in the preceding paragraphs.
To provide force-high to terminal 25, switches in input contactors 31 are controlled—for example closed—so that current paths are created between contacts {circle around (1)} and {circle around (2)} and between contacts {circle around (5)} and {circle around (6)}. Switches in output contactor 14 are controlled—for example closed—so that current paths are created between contacts {circle around (1)} and {circle around (2)} and between contacts {circle around (5)} and {circle around (6)}. Switches within contactors 31 are controlled—for example opened—to prevent current flow to or from contacts {circle around (6)} and {circle around (4)} and to or from {circle around (7)} and {circle around (8)}. Switches within output contactor 14 are controlled—for example opened—to prevent current flow to or from contacts {circle around (3)}, {circle around (4)}, {circle around (7)}, and {circle around (8)}.
To provide force-low to terminal 24, switches in input contactors 30 are controlled—for example closed—so that current paths are created between contacts {circle around (3)} and {circle around (4)} and between contacts {circle around (7)} and {circle around (8)}. Switches in output contactor 11 are controlled—for example closed—so that current paths are created between contacts {circle around (3)} and {circle around (4)} and between contacts {circle around (7)} and {circle around (8)}. Switches within contactors 30 are controlled—for example opened—to prevent current flow to or from contacts {circle around (1)} and {circle around (2)} and to or from {circle around (5)} and {circle around (6)}. Switches within contactor 11 are controlled—for example opened—to prevent current flow to or from contacts {circle around (1)}, {circle around (2)}, {circle around (5)}, and {circle around (6)}.
The preceding paragraphs describe examples of how current flow through polarity inverter 10 can be reversed by controlling operation of the contactor switches. To reduce the overall inductance of the polarity inverter, the contacts and associated switches within the contactors are interleaved as described previously. Also, electrical connections to the input terminals and the output terminals of the polarity inverter may be implemented using parallel conductive plates separated by an insulator.
Electrical Connections of the various input contacts, such as contacts {circle around (1)}, {circle around (3)}, {circle around (5)}, and {circle around (7)}, to force-high voltage/current and force-low voltage/current may be implemented using parallel conductive plates that are separated by a dielectric material so that the conductive plates do not touch and create a current path. Electrical connections of the various output contacts, such as contacts {circle around (2)}, {circle around (4)}, {circle around (6)}, and {circle around (8)}, may be implemented using parallel conductive bus bars that are separated by a dielectric material so that the conductive bus bars do not touch and create a current path.
In the example polarity inverter 40, contactors 43 to 48 may have the same structure and function as respective contactors 11 to 16 of
In this example, conductive plate 55 is connected to a positive polarity or force-high voltage/current and conductive plate 56 is connected to a negative polarity or force-low voltage/current. In this example conductive plate 57 is connected to one output terminal (e.g., the emitter of
The input contacts on contactors 43 to 48 are connected to conductive plates 50 and 51 as shown in
In the examples of
Reducing the spacing between the conductive plates may reduce the inductance associated with the plates and thereby reduce the inductance of the overall polarity inverter. For example, a thickness of the dielectric material between any two parallel conductive plates may be on the order of tenths of a millimeter (mm), such as 0.1 mm, 0.2 mm, 0.3 mm, 0.4 mm. 0.5 mm, 0.6 mm, 0.7 mm, 0.8 mm, or 0.9 mm. In some implementations, the thickness of the dielectric material between any two parallel conductive plates may be 0.5 mm or less. Similarly, reducing the spacing between the parallel bus bars may reduce the inductance associated with the parallel bus bars and thereby reduce the overall inductance of the polarity inverter. For example, a thickness of the dielectric material between any two parallel bus bars may be on the order of tenths of a millimeter (mm), such as 0.1 mm, 0.2 mm, 0.3 mm, 0.4 mm. 0.5 mm, 0.6 mm, 0.7 mm, 0.8 mm, or 0.9 mm. In some implementations, the thickness of the dielectric material between the parallel bus bars may be 0.5 mm or less.
In some implementations, the combination of features described herein, such as the bus bars and spacing therebetween, the conductive plates and spacing therebetween, and the interleaved contacts and switches, enables the polarity inverter to have an inductance that is less than 200 nanohenries (nH) or that is less than 100 nH. That being said, one or more of the features described herein may enable the polarity inverter or any appropriate electronic device containing those features to reduce its inductance to these levels or to levels that are higher or lower than these levels.
The polarity inverter described herein may be part of a test system that includes automatic test equipment ATE 70. For example, as shown in
ATE 70 also includes a control system 76. The control system may include a computing system comprised of one or more microprocessors or other appropriate processing devices as described herein. Communication between the control system and the other components of ATE 70 is represented conceptually by line 77. DIB 74 includes a printed circuit board (PCB) that includes mechanical and electrical interfaces to one or more DUTs that are being tested or are to be tested by the ATE. Power, including voltage, may be run via one or more layers in the DIB to DUTs connected to the DIB. DIB 74 also may include one or more ground layers and one or signal layers with connected vias for transmitting signals to the DUTs.
The DIB includes sites 75, which may include pins, conductive traces, or other points of electrical and mechanical connection to which the DUTs may connect. Test signals and response signals, including high current signals pass via test channels over the sites between the DUTs and test instruments. DIB 74 may also include, among other things, connectors, conductive traces, conductive layers, and circuitry for routing signals between test instruments, DUTs connected to sites 75, and other circuitry.
Control system 76 communicates with test instruments (not shown) to control testing. Control system 76 may also configure the switches within polarity inverter 72 to provide voltage/current at the polarity required for testing. The control may be adaptive in that the polarity may be changed during testing if desired or required.
All or part of the test systems described in this specification and their various modifications may be configured or controlled at least in part by one or more computers such as control system 76 using one or more computer programs tangibly embodied in one or more information carriers, such as in one or more non-transitory machine-readable storage media. A computer program can be written in any form of programming language, including compiled or interpreted languages, and it can be deployed in any form, including as a stand-alone program or as a module, part, subroutine, or other unit suitable for use in a computing environment. A computer program can be deployed to be executed on one computer or on multiple computers at one site or distributed across multiple sites and interconnected by a network.
Actions associated with configuring or controlling the test system described herein can be performed by one or more programmable processors executing one or more computer programs to control or to perform all or some of the operations described herein. All or part of the test systems and processes can be configured or controlled by special purpose logic circuitry, such as, an FPGA (field programmable gate array) and/or an ASIC (application-specific integrated circuit) or embedded microprocessor(s) localized to the instrument hardware.
Processors suitable for the execution of a computer program include, by way of example, both general and special purpose microprocessors, and any one or more processors of any kind of digital computer. Generally, a processor will receive instructions and data from a read-only storage area or a random access storage area or both. Elements of a computer include one or more processors for executing instructions and one or more storage area devices for storing instructions and data. Generally, a computer will also include, or be operatively coupled to receive data from, or transfer data to, or both, one or more machine-readable storage media, such as mass storage devices for storing data, such as magnetic, magneto-optical disks, or optical disks. Non-transitory machine-readable storage media suitable for embodying computer program instructions and data include all forms of non-volatile storage area, including by way of example, semiconductor storage area devices, such as EPROM (erasable programmable read-only memory), EEPROM (electrically erasable programmable read-only memory), and flash storage area devices; magnetic disks, such as internal hard disks or removable disks; magneto-optical disks; and CD-ROM (compact disc read-only memory) and DVD-ROM (digital versatile disc read-only memory).
Elements of different implementations described may be combined to form other implementations not specifically set forth previously. Elements may be left out of the systems described previously without adversely affecting their operation or the operation of the system in general. Furthermore, various separate elements may be combined into one or more individual elements to perform the functions described in this specification.
Other implementations not specifically described in this specification are also within the scope of the following claims.