1. Technical Field
The present disclosure relates to a circuit for measuring inductance of inductors.
2. Description of Related Art
Coupling inductors are commonly used in booster circuits to reduce number of output capacitors, thereby reducing cost. However, there are no common test instruments to measure inductance of the coupling inductors except by manual measurement.
Therefore, there is room for improvement in the art.
Many aspects of the present disclosure can be better understood with reference to the following drawing(s). The components in the drawing(s) are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the present disclosure. Moreover, in the drawing(s), like reference numerals designate corresponding parts throughout the several views.
The inductance measurement circuit 10 includes a control circuit 100, a constant current supply circuit 110, a voltage detecting circuit 120, and a display circuit 150. In this embodiment, the constant current supply 110 supplies constant current for a first inductor Ls and a second inductor Lx.
The control circuit 100 is connected to the constant current supply circuit 110 to control the constant current supply circuit 110 to supply constant current for the first inductor Ls and the second inductor Lx. The control circuit 100 is also connected to the voltage detecting circuit 120 to control the voltage detecting circuit 120 to detect voltage across the first inductor Ls and the second inductor Lx. Based on the current and the voltage, the control circuit 100 can obtain internal resistance (direct current resistance (DCR)) of the first inductor Ls and the second inductor Lx.
The display circuit 150 is connected to the control circuit 100 to display the internal DCR of the first inductor Ls and the second inductor Lx.
A third group of I/O pins PC4-PC7 of the SCM U11 are connected to the display circuit 150. Pin PC0 and pin PC1 of the SCM U11 are connected to the constant current supply circuit 110. A fourth group of I/O pins PD4-PD6 of the SCM U11 are grounded through switches K1-K3, respectively. Clock pins XTAL1 and XTAL2 of the SCM U11 are connected to first and second ends of a crystal oscillator X. The first and second ends of the crystal oscillator are grounded through capacitors C5 and C6, respectively. A power pin VCC of the SCM U11 is connected to the power source P5V. A reset pin RESET of the SCM U11 is connected to the power source P5V through a resistor R2. The reset pin RESET is also grounded through a capacitor C7. The power source P5V is grounded through a capacitor C8.
A base of the transistor Q3 is connected to a pin PD0 of the SCM U11 through a resistor R4. An emitter of the transistor Q3 is grounded. A collector of the transistor Q3 is connected to an anode of a diode D2, and connected to a first end of a coil of the relay LS6. A second end of the coil of the relay LS6 is connected to a cathode of the diode D2. The cathode of the diode D2 is connected to the power source P5V through a resistor R5. A first throw 4 of the switch of the relay LS6 is connected to a drain of the MOSFET Q2 through the first inductor Ls and the resistor R6 in that order. A second throw 5 of the switch of the relay LS6 is connected to a node between the first inductor Ls and the resistor R6 through the second inductor Lx.
A clock pin SCL of the current stabilization chip U2 is connected to the pin PC0 of the SCM U11. A data pin SDA of the current stabilization chip U2 is connected to the pin PC1 of the SCM U11. An address pin A0 of the current stabilization chip U2 is connected to the data pin SDA. An address pin A1 of the current stabilization chip U2 is grounded. A power pin Vs of the current stabilization chip U2 is connected to the power source P5V. A ground pin GND of the current stabilization chip U2 is grounded. A positive voltage pin Vin+ of the current stabilization chip U2 is connected to a node between the first inductor Ls and the R6. A negative voltage pin of the current stabilization chip U2 Vin− is connected to the drain of the MOSFET Q2.
A source of the MOSFET Q2 is grounded. A gate of the MOSFET Q2 is connected to an output of the comparator U1 through a resistor R7. The output of the comparator U1 is connected to an inverting input of the comparator U1. A non-inverting input of the comparator U1 is connected to a pin RH of the digital potentiometer U3 through a resistor R8. The non-inverting input of the comparator U1 is connected to the power source P5V through a resistor R9. The non-inverting input of the comparator U1 is grounded through a resistor R10 and a resistor R11 in that order. A node between the resistor R10 and the resistor R11 is connected to a slide pin RW of the digital potentiometer U3. A power pin VDD of the digital potentiometer U3 is connected to the power source P5V. The power pin VDD of the digital potentiometer U3 is also grounded through a capacitor C9. A ground pin GND of the digital potentiometer U3 is grounded. A clock pin SCL of the digital potentiometer U3 is connected to the pin PC0 of the SCM U11. A data pin SDA of the digital potentiometer U3 is connected to the pin PC1 of the SCM U11.
The emitters of the transistors Q4 and Q5 are also connected to a non-inverting input of the operational amplifier U4 through a resistor R16. A node between the non-inverting input of the operational amplifier U4 and the resistor R16 is grounded through a capacitor C10. The emitters of the transistors Q6 and Q7 are also connected to an inverting input of the operational amplifier U5 through a resistor R17. A node between the inverting input of the operational amplifier U5 and the resistor R17 is grounded through a capacitor C11. The non-inverting input of the operational amplifier U4 is connected to an inverting input of the operational amplifier U4 through a capacitor C12. A non-inverting input of the operational amplifier U5 is connected to the inverting input of the operational amplifier U5 through a capacitor C13.
The inverting input of the operational amplifier U4 is connected to the non-inverting input of the operational amplifier U5 through a trimming resistor R18. An output of the operational amplifier U4 is connected to the inverting input of the operational amplifier U4 through a resistor R19. An output of the operational amplifier U5 is connected to the non-inverting input of the operational amplifier U5 through a resistor R20.
The output of the operational amplifier U4 is also connected to a non-inverting input of the operational amplifier U6 through a resistor R21. The output of the operational amplifier U5 is also connected to an inverting input of the operational amplifier U6 through a resistor R22. An output of the operational amplifier U6 is connected to the non-inverting input of the operational amplifier U6 through a resistor R23, and also connected to the pin PA1 of the SCM U11 through a resistor R24.
The working principle of the inductance measurement circuit 10 is described below.
The pins PA5-PA7 receive input signals from the keyboard 130. The pins PD4-PD6 receive input signals from switches K1-K3. The SCM U11 outputs corresponding control signals to the MOSFET Q1 and the transistor Q3 of the constant current supply circuit 110 based on the input signals from the switches K1-K3 and the keyboard 130 to obtain the internal resistances of the first inductor Ls or the second inductor Lx. In this embodiment, when the switches K1-K3 are turned on, the pins PD4-PD6 are grounded and the SCM U11 outputs a high level signal through the pin PD0. When the switches K1-K3 are turned off, the pins PD4-PD6 are disconnected from ground and the SCM U11 outputs a low level signal through the pin PD0. The pin PB7 outputs high or low level signals according to the signals inputted through the keyboard.
To measure the internal resistance of the first inductor Ls, the input signals from the switches K1-K3 and the keyboard 130 control the SCM U11 to output high level signals from the pin PB7 and the pin PD0. The MOSFET Q1 and the transistor Q3 are turned on. The first end 3 of the pole of the relay LS6 is connected to the first throw 4 of the switch of the relay LS6. The power source P5V is connected to the first inductor Ls through the MOSFET Q1 and the relay LS6 in that order. The current stabilization chip U2 and the digital potentiometer U3 are used to connect different resistors to the first inductor Ls to change the amount of current flowing through the first inductor Ls. In this embodiment there are three different current, I1, I2, and I3, flowing through the first inductor Ls by adjusting the digital potentiometer U3. In another embodiment, the internal resistance of the first inductor Ls can be obtained by not more than two different current flowing through the first inductor Ls. The SCM U11 outputs low level signals through the pin PB3 and the pin PB5. The SCM U11 outputs high level signals through the pin PB4 and the pin PB6. The transistors Q4 and Q6 are turned off. The transistors Q5 and Q7 are turned on. The first inductor Ls is then connected to the voltage detecting circuit 120. The voltage on the first inductor Ls is inputted to the SCM U11 after being processed by the operational amplifiers U4-U6. The voltages on the first inductor Ls will be V1, V2, and V3 when the current in the first inductor Ls corresponds to I1, I2, and I3, respectively. The internal resistance of the first inductor Ls will be: DCR=(V1+V2+V3)/(I1+I2+I3).
The measurement process on the second inductor Lx is similar to that for the first inductor Ls. According to the input signals from the keyboard 130 and from the switches K1-K3 the SCM U11 outputs high level signals through the pin PB7 and outputs low level signals through the pin PD0. The MOSFET Q1 is turned on and the transistor Q3 is turned off. The first end 3 of the pole of the relay LS6 is connected to the second throw 5. The power source P5V is connected to the second inductor Lx through the MOSFET Q1 and the relay LS6 in that order. The current stabilization chip U2 and the digital potentiometer U3 are used to connect different resistors to the second inductor Lx to change the amount of current flowing through the second inductor Lx. In this embodiment there are three different current, I11, I12, and I13, flowing through the second inductor Lx by adjusting the digital potentiometer U3. The SCM U11 outputs low level signals through the pin PB4 and the pin PB6. The SCM U11 outputs high level signals through the pin PB3 and the pin PB5. The transistors Q4 and Q6 are turned on. The transistors Q5 and Q7 are turned off. The second inductor Lx is then connected to the voltage detecting circuit 120. The voltage on the second inductor Lx is inputted to the SCM U11 after being processed by the operational amplifiers U4-U6. The voltages on the second inductor Lx will be V11, V12, and V13 when the current in the second inductor Lx corresponds to I11, I12, and I13, respectively. The internal resistance of the second inductor Lx will be: DCR=(V11+V12+V13)/(I11+I12+I13).
The SCM U11 outputs the internal resistances of the first inductor Ls and the second inductor Lx to the display U7. The display U7 displays the internal resistances of the first inductor Ls and the second inductor Lx.
While the disclosure has been described by way of example and in terms of preferred embodiment, it is to be understood that the disclosure is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements as would be apparent to those skilled in the art. Therefore, the range of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Number | Date | Country | Kind |
---|---|---|---|
2012102611814 | Jul 2012 | CN | national |