The present invention relates to information containing means for memory modules and memory chips, and in particular to a memory module or a memory chip, respectively, including such information containing means.
In today's memory realizations, information is stored in an additional element on the circuit board of the memory module via a memory module or memory chip of the memory module, respectively, this additional element having the form of an EEPROM and being known under this term for the above-mentioned purpose in the context of memory architectures. The information stored in the EEPROM, on the one hand, relates to chip parameters, such as, for example, the number of X and Y addresses, timing parameters and the size of the module, and, on the other hand, to manufacturer-specific data, such as, for example, name of the company, production site, test program version and date of manufacture. In the first test of the memory module, this data is stored into the EEPROM and, after that, will never be changed.
This fundamental well-known architecture is schematically shown in
According to data received by the EEPROM, the chip set 18 then controls communication with the memory module 12 or the memory chip arranged thereon, respectively, a plurality of memory chips usually being arranged on a memory module. It is obvious for those skilled in the art what the respective communication between the chip set and the memory module or the memory chip, respectively, is like, no further explanation being required for this.
It is a disadvantage of the solution shown in
It is the object of the present invention to provide a memory module and a memory chip, which enable a cheap and reliable storage of memory module or memory chip information, respectively.
In accordance with a first aspect of the invention this object is achieved by a memory module having
According to a second aspect of the present invention this object is achieved by a memory chip having information containing means for containing information relating to the memory chip and/or the memory module with which the memory chip is compatible, wherein the information containing means can be read out by means of an external processor.
According to the invention, the storage of module relevant parameters is shifted from an external element, namely the EEPROM, to the memory chips so that an element on the board of the memory module can be omitted. The present invention thus shifts the information to the interior of the memory chips which are arranged on the board of the memory module anyway. In addition, suitable circuit arrays being able to store the corresponding amount of information are required on the chips. These circuits can be accommodated in areas of the memory chips otherwise unused. In addition, they can be produced in the lithography steps which are required anyway and are thus incorporated in the mask set. Thus, in contrast to an EEPROM, no additional costs arise since no additional element has to be produced or purchased and mounted. Additionally, the reliability of the memory arrangement is increased by omitting this additional element since the EEPROM susceptible to errors is omitted.
Preferred embodiments of the present invention will be detailed subsequently referring to the appended drawings in which:
A memory environment 50 in which the present invention is realized is shown in
Information containing means 56 storing information which, according to the prior art, is stored in the additional element EEPROM is provided on the memory chip 54. This information on the one hand includes operational parameters of the memory module or the memory chips arranged thereon and on the other hand manufacturer-specific data. The operational parameters include the size of the memory chips including the number of X and Y addresses, timing parameters and the size of the module. The manufacturer-specific data can, among others, relate to the name of the company, the production site, the test program version and the date of manufacture of the corresponding module.
In the embodiment shown in
Responsive to a corresponding system command which is, for example, effected by entering the test mode and is issued by the chip set 62, the fuses or registers, respectively, in which information from the fuses is stored are read out, the corresponding command being transmitted to information containing means 56 via the command interface 64. The read out takes place via the data interface 66, wherein the respective register bits are output sequentially and synchronously to the system clock CLK for this. Based on the data obtained, the settings for the response of the memory cells are set by the chip set 62. This takes place in a conventional way, as is the case with the information obtained from the EEPROM 16 according to the prior art (
Information containing means 56 must be able to store the corresponding amount of information. In a conventional EEPROM as is designated in
As has been illustrated in the description of the preferred embodiment, eFuse technology can advantageously be used for this. Having an array of 512 electrical fuses (eFuses) per chip, the amount of data required can be stored. Programming the eFuses is effected by applying a corresponding overvoltage to the fuse, as has been mentioned above.
Alternatively, a storage in corresponding flip-flops is also feasible, wherein the demand of space, however, is probably larger than in the case in which electrical fuses are used.
Number | Date | Country | Kind |
---|---|---|---|
101 52 916 | Oct 2001 | DE | national |
Number | Name | Date | Kind |
---|---|---|---|
5446860 | Dresser et al. | Aug 1995 | A |
5539912 | Clarke et al. | Jul 1996 | A |
5875248 | Lewis | Feb 1999 | A |
5920504 | Lee et al. | Jul 1999 | A |
5937423 | Robinson | Aug 1999 | A |
5995405 | Trick | Nov 1999 | A |
6041008 | Marr | Mar 2000 | A |
6201753 | Akaogi et al. | Mar 2001 | B1 |
6625692 | Stubbs et al. | Sep 2003 | B1 |
Number | Date | Country |
---|---|---|
59124098 | Jul 1984 | JP |
Number | Date | Country | |
---|---|---|---|
20030081444 A1 | May 2003 | US |