Claims
- 1. An information processing apparatus, comprising:a memory device which stores therein data and outputs data specified with an address signal and a control signal, in synchronization with a clock signal; and a memory controller including a circuit which outputs said clock signal, a circuit which outputs said address signal, a circuit which outputs said control signal, a circuit which receives said clock signal outputted, a circuit which receives at least a part of said control signal outputted, a circuit which generates a data fetch signal based on said control signal and said clock signal received, and a circuit which fetches data in accordance with said data fetch signal.
- 2. An information processing apparatus according to claim 1, wherein said memory controller comprises a selector which selects outputs of data stored in said memory device.
- 3. An information processing apparatus according to claim 1, wherein said memory controller comprises a plurality of input/output buffers which temporarily store said clock signal and said address signals for transfer between said memory controller and said memory device.
- 4. An information processing apparatus according to claim 1, wherein said memory device corresponds to a synchronous dynamic random-access-memory device.
- 5. An information processing apparatus according to claim 1, further comprising a processor coupled to said memory controller, which instructs said memory controller to write data into said memory device and to read data stored in said memory device for data processing.
- 6. An information processing apparatus according to claim 1, wherein said circuit which generates said data fetch signal judges a state of said control signal with said clock signal received so as to generate said data fetch signal.
- 7. An information processing apparatus comprising:a memory device which stores therein data and outputs data specified with an address signal and a control signal, in synchronization with a clock signal; a memory controller including a circuit which outputs said clock signal, a circuit which outputs said address signal, a circuit which outputs said control signal, a circuit which receives said clock signal outputted, a circuit which receives at least a part of said control signal outputted, a circuit which generates a data fetch signal based on said control signal and said clock signal received, and a circuit which fetches data in accordance with said data fetch signal; a processor which processes data stored in said memory device; and a circuit board mounting said memory device, said memory controller, and said processor and including wirings which transmit said clock signal, said address signal, said control signal, and a data signal between said memory device and said memory controller, and wirings which transmit said clock signal and said control signal outputted from said memory controller and back to said memory controller.
- 8. An information processing apparatus according to claim 7, wherein said memory controller comprises a selector which selects outputs of data stored in said memory device.
- 9. An information processing apparatus according to claim 7, wherein said memory controller comprises a plurality of input/output buffers which temporarily store said clock signal and said address signals for transfer between said memory controller and said memory device.
- 10. An information processing apparatus according to claim 7, wherein said memory device corresponds to a synchronous dynamic random-access-memory device.
- 11. An information processing apparatus according to claim 7, wherein said processor coupled to said memory controller which instructs said memory controller to write data into said memory device and to read data stored in said memory device for data processing.
- 12. An information processing apparatus according to claim 7, wherein said circuit which generates said data fetch signal judges a state of said control signal with said clock signal received so as to generate said data fetch signal.
- 13. An information processing apparatus comprising:a memory device which stores therein data and outputs data specified with an address signal, and a control signal in synchronization with a clock signal; and a memory controller which outputs said clock signal, said address signal, and said control signal, which receives a part of said clock signal and said control signal back into said memory controller, which generates a data fetch signal based on said control signal and said clock signal received, and which fetches data in accordance with said data fetch signal.
- 14. An information processing apparatus according to claim 13, wherein said memory controller comprises a selector which selects outputs of data stored in said memory device.
- 15. An information processing apparatus according to claim 13, wherein said memory controller comprises a plurality of input/output buffers which temporarily store said clock signal and said address signals for transfer between said memory controller and said memory device.
- 16. An information processing apparatus according to claim 13, wherein said memory device corresponds to a synchronous dynamic random-access-memory device.
- 17. An information processing apparatus according to claim 13, further comprising a processor coupled to said memory controller which instructs said memory controller to write data into said memory device and to read data stored in said memory device for data processing.
- 18. An information processing apparatus according to claim 13, wherein said memory controller judges a state of said control signal with said clock signal received to generate said data fetch signal.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation application of U.S. application Ser. No. 09/084,254 now U.S. Pat. No. 6,098,159, filed May 26, 1998, which is a continuation of U.S. application Ser. No. 08/601,546, filed Feb. 14, 1996, now U.S. Pat. No. 5,828,871, issued Oct. 27, 1998.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5462756 |
Saito et al. |
Oct 1995 |
|
5479647 |
Harness et al. |
Dec 1995 |
|
5577236 |
Johnson et al. |
Nov 1996 |
|
5623638 |
Andrade |
Apr 1997 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
060-3699 |
Nov 1980 |
JP |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/084254 |
May 1998 |
US |
Child |
09/563754 |
|
US |
Parent |
08/601546 |
Feb 1996 |
US |
Child |
09/084254 |
|
US |