Claims
- 1. An information processing system comprising:
- a CPU (Central Processing Unit);
- a memory;
- an I/O device;
- a memory bus for connecting said memory to said CPU;
- an I/O bus for connecting said I/O device to said CPU;
- means for generating RDY signal, according to which data are transmitted through said memory bus and said I/O bus;
- means for generating wait state signals to be inserted into the RDY signal;
- means for controlling the number of said wait state signals to adjust a difference of transfer speeds of said memory bus and said I/O bus; and
- a memory control unit for generating a control signal to control said memory, said memory control unit comprising:
- a register for storing a memory-configuration signal, a memory-refresh enable/disable signal, and a memory-array size signal for said memory;
- means for determining a type of said memory in accordance with said memory-configuration signal and said memory-array size signal;
- a refresh timer for counting a time to refresh said memory and generating a refresh signal in accordance with counting of said time, only if said memory-refresh enable/disable signal in said register is enable signal; and
- means for refreshing said memory when said refresh timer generates said refresh signal.
- 2. The information processing system as recited in claim 1, wherein said refresh timer comprises:
- a frequency divider for dividing a system clock signal to provide a timer clock signal;
- a refresh timer register for storing data of said time for said memory to be refreshed; and
- a timer counter for counting said timer clock signal to generate said refresh signal.
- 3. The information processing system as recited in claim 2, wherein said refresh timer register stores said data, said data being given by a refresh cycle number and a refresh interval, said refresh cycle number being obtained by dividing said refresh interval by a period of said timer clock signal, and said refresh interval being obtained by dividing a period of a refresh cycle by said refresh cycle number.
- 4. The information processing system as defined in claim 1, wherein said memory is refreshed first by column addresses, and then by row addresses.
Priority Claims (5)
| Number |
Date |
Country |
Kind |
| 4-284983 |
Oct 1992 |
JPX |
|
| 4-284984 |
Oct 1992 |
JPX |
|
| 4-284986 |
Oct 1992 |
JPX |
|
| 4-284987 |
Oct 1992 |
JPX |
|
| 4-293767 |
Oct 1992 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/129,611 filed Sep. 30, 1993 now abandoned.
US Referenced Citations (26)
Continuations (1)
|
Number |
Date |
Country |
| Parent |
129611 |
Sep 1993 |
|