Claims
- 1. An initialization circuit for initializing a master enable circuit in a redundant line decoder within a semiconductor memory array, the initialization circuit comprising:
- voltage sensing and switching circuit for determining that a predetermined voltage level has been reached and for multiplexing a plurality of power sources to a single power bus for the semiconductor memory array, and
- a pulse generation circuit for generating an initialization pulse responsive to the predetermined voltage level being reached, the initialization pulse for initializing the master enable circuit to a known state in order to minimize undesirable currents within the semiconductor memory array, said master enable circuit being connected to said single power bus.
- 2. The initialization circuit as recited in claim 1, wherein the initialization pulse has a predetermined duration such that the duration of the initialization pulse is minimized.
- 3. The initialization circuit as recited in claim 2, wherein the master enable circuit includes a master enable fuse, wherein the master enable fuse is coupled to said single power bus.
- 4. The initialization circuit as recited in claim 2, wherein the predetermined duration includes a duration in a range between three nanoseconds and five nanoseconds.
- 5. The initialization circuit as recited in claim 1, wherein the predetermined voltage level includes a voltage level in a range between a first an d second voltage threshold.
- 6. The initialization circuit as recited in claim 5, wherein the first voltage threshold is Vso and the second voltage threshold is Vpfd, Vso and Vpfd being generated by said voltage sensing and switching circuit.
- 7. The initialization circuit as recited in claim 5, wherein the predetermined voltage level includes a PD voltage indicative of a predetermined power down voltage level.
- 8. A method for initializing a master enable circuit in a redundant line decoder within a semiconductor memory array, the method comprising:
- utilizing a switching circuit to multiplex a plurality of power sources onto a single power bus for said semiconductor memory array;
- determining that a predetermined voltage level has been reached;
- generating an initialization pulse in response to determining that the predetermined voltage level has been reached, the initialization pulse being for initializing the master enable circuit to a known state in order to minimize undesirable currents within the semiconductor memory array.
- 9. The method as recited in claim 8, wherein the initialization pulse is of a predetermined duration.
- 10. The method as recited in claim 9, wherein the predetermined duration includes a duration in a range between 3 nanoseconds and 5 nanoseconds.
- 11. The method as recited in claim 8, wherein the predetermined voltage level includes a voltage level in a range between a first and second voltage threshold.
- 12. The method as recited in claim 11, wherein the first voltage threshold is Vso and the second voltage threshold is Vpfd.
- 13. A initialization circuit as recited in claim 11, wherein the predetermined voltage level includes a PD voltage indicative of a predetermined power down voltage level.
- 14. A semiconductor device comprising:
- an address decoder;
- a memory array in electrical communication with said address decoder;
- a redundant row circuit;
- a redundant row decoder in electrical communication with said redundant row circuit;
- a pulse generator circuit, said pulse generator circuit comprising a band-gap circuit and a pulse generation circuit, said pulse generator circuit providing an initialization signal to said redundant row decoder; and
- a sensing circuit for determining whether a predetermined voltage level has been reached and for providing predetermined signals to said pulse generation circuit.
- 15. The semiconductor device of claim 14, further comprising a switching circuit for receiving a plurality of voltages and multiplexing said voltages onto a single power bus for powering circuitry on said semiconductor device.
- 16. The semiconductor device of claim 14, wherein said redundant row decoder comprises at least one fuse connected to said a switched power bus, said switched power bus providing power from one of a plurality of power sources.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is related to U.S. patent application entitled "Redundant Line Decoder Master Enable", by David C. McClure, Ser. No. 08/492,219, now U.S. Pat. No. 5,568,061 which is incorporated herein by reference.
US Referenced Citations (3)