Claims
- 1. An insulated-gate semiconductor power device comprising:
- a thyristor structure including a first base layer of first conductivity type having first and second surfaces, a second base layer of a second conductivity type in contact with the first surface of said first base layer, a first emitter layer of the second conductivity type in contact with the second surface of said first base layer, and a second emitter layer of the first conductivity type in contact with said second base layer;
- an anode electrode in contact with said first emitter layer;
- a cathode electrode in contact with said second emitter layer;
- a first turn-on MOS-type insulated trench gate structure provided at a cathode side;
- a first turn-off insulated trench gate structure having a turn-off channel provided at said cathode side, said first turn-on MOS-type insulated trench gate structure and said first turn-off insulated trench gate structure being controlled independently; and
- an anode short structure provided at an anode side, for improving a turn-on characteristic of the insulated-gate semiconductor power device.
- 2. The thyristor according to claim 1, wherein said first turn-on MOS-type insulated trench gate structure is a turn-on MOSFET.
- 3. The device according to claim 1, wherein a semiconductor layer of the first conductivity type is provided in said first emitter layer, said semiconductor layer being thinner than said first emitter layer.
- 4. The device according to claim 1, wherein said first turn-off insulated trench gate structure is provided in said second emitter layer.
- 5. The device according to claim 1, further comprising:
- a second turn-on MOS-type insulated trench gate structure provided at said anode side, said second turn-on MOS-type insulated trench gate structured being a turn-on MOSFET; and
- a second turn-off insulated trench gate structure having a turn-off channel provided at the anode side.
- 6. The device according to claim 5, wherein said first and second emitter layers serve as sources of said first and second turn-on MOS-type insulated trench gate structures, respectively.
- 7. The device according to claim 1, further comprising:
- a buffer layer provided between said first base layer and said first emitter layer.
- 8. The device according to claim 1, wherein said second emitter layer is shallower than said first turn-off insulated trench gate structure.
- 9. The device according to claim 1, wherein a timing of controlling said first turn-on MOS-type insulated trench gate structure is different from a timing of controlling said first turn-off insulated trench gate structure.
- 10. The device according to claim 1, further comprising:
- a light triggered gate drive circuit integrally arranged with said thyristor.
Priority Claims (8)
Number |
Date |
Country |
Kind |
2-243956 |
Sep 1990 |
JPX |
|
2-243957 |
Sep 1990 |
JPX |
|
2-243958 |
Sep 1990 |
JPX |
|
2-259063 |
Sep 1990 |
JPX |
|
3-13593 |
Feb 1991 |
JPX |
|
3-109602 |
Apr 1991 |
JPX |
|
3-143449 |
Jun 1991 |
JPX |
|
3-213226 |
Jul 1991 |
JPX |
|
Parent Case Info
This is a Continuation of application Ser. No. 08/291,754 filed on Aug. 16, 1994, U.S. Pat. No. 5,464,994 which is a Continuation of application Ser. No. 07/760,344 filed on Sep. 16, 1991, U.S. Pat. No. 5,381,026.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0276703 |
Aug 1988 |
EPX |
62-76557 |
Apr 1987 |
JPX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
291754 |
Aug 1994 |
|
Parent |
760344 |
Sep 1991 |
|