Insulation structure for high temperature conditions and manufacturing method thereof

Information

  • Patent Grant
  • 9231167
  • Patent Number
    9,231,167
  • Date Filed
    Wednesday, November 26, 2014
    10 years ago
  • Date Issued
    Tuesday, January 5, 2016
    8 years ago
Abstract
An insulation structure for high temperature conditions and a manufacturing method thereof. In the insulation structure, a substrate has a conductive pattern formed on at least one surface thereof for electrical connection of a device. A metal oxide layer pattern is formed on a predetermined portion of the conductive pattern by anodization, the metal oxide layer pattern made of one selected from a group consisting of Al, Ti and Mg.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to an insulation structure for high temperature conditions and a manufacturing method thereof, and more particularly, to an insulation structure in which a metal oxide in place of a conventional epoxy resin is employed as an insulation layer through anodization, thereby suitable for subsequent high temperature conditions, and a manufacturing method thereof.


2. Description of the Related Art


Various substrates or packages for current use are bonded to another substrate or package by employing solder paste, conductive paste or thermal eutectic method. Here, an electrical insulating layer (solder resist or insulation film) is formed on a conductive material to prevent the paste or conductive material from being electrically connected to other conductive parts.


Conventionally, in order to electrically insulate the substrate or package, a solder resist is formed through a liquid epoxy resin or film which responds to light. FIG. 1 illustrates a conventional process of forming such a solder resist. As shown in FIG. 1, conventionally, a resin 5 for forming a solder resist is applied on both surfaces of a substrate 1 each having a predetermined pattern 3. Then, the resin 5 is exposed, developed and cured to form a desired solder resist pattern.


But the solder resist as an insulating material is thermally weak. Thus, in high temperature conditions necessary for manufacturing the package these days, the solder resist suffers delamination due to thermal transformation, thereby undermining reliability of the substrate. Also, a general epoxy material exhibits high heat resistance, thus inadequate for dissipating heat from a device.


SUMMARY OF THE INVENTION

The present invention has been made to solve the foregoing problems of the prior art and therefore an aspect of the present invention is to provide an insulation structure in which an adodizable metal such as Al is deposited by PVD for electrical insulation and transformed into a non-conductive material through anodization to be employed as an insulation layer, thereby overcoming conventional problems associated with high temperature conditions, and a manufacturing method thereof.


According to an aspect of the invention, the insulation structure for high temperature conditions includes a substrate having a conductive pattern formed on at least one surface thereof for electrical connection of a device; and a metal oxide layer pattern formed on a predetermined portion of the conductive pattern by anodization, the metal oxide layer pattern comprising one selected from a group consisting of Al, Ti and Mg.


According to another aspect of the invention, the method for manufacturing the insulation structure for high temperature conditions includes:


preparing a substrate having a conductive pattern formed on at least one surface thereof for electrical connection of a device;


depositing a metal selected from a group consisting of Al, Ti and Mg on the substrate with the conductive pattern formed thereon by PVD to form a metal deposition layer;


oxidizing the metal deposition layer by anodization to form a metal oxide layer;


applying a photosensitive film on the metal oxide layer, and exposing and developing the photosensitive film to form a plurality of photosensitive film patterns and exposing the metal oxide layer between the plurality of the photosensitive film patterns; and


removing the metal oxide layer exposed between the plurality of the photosensitive film patterns by etching a surface of the substrate using the photosensitive film pattern as a mask, thereby forming a metal oxide layer pattern on the entirety of, or in part of, the conductive pattern.





BRIEF DESCRIPTION OF THE DRAWINGS

The above and other objects, features and other advantages of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:



FIG. 1 illustrates a conventional method for manufacturing an insulation structure which adopts a solder resist as an insulating layer;



FIG. 2 is a schematic view illustrating an insulation structure according to an embodiment of the invention;



FIGS. 3
a to 3f illustrate a method for manufacturing an insulation structure according to another embodiment of the invention;



FIG. 4 is a schematic view illustrating an electrical connection of devices in a wafer level package (NLP) process using the insulation structure of the invention;



FIG. 5 illustrates a successive arrangement of those structures as shown in FIG. 4; and



FIG. 6 is a schematic view illustrating a successive arrangement of an electrical connection of LEDs using the insulation structure of the invention.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT

Exemplary embodiments of the present invention will now be described in detail with reference to the accompanying drawings.



FIG. 2 is a schematic cross-sectional view illustrating an insulation structure according to an embodiment of the invention. As shown in FIG. 2, the insulation structure 10 includes a substrate 11 and a metal oxide layer pattern 15. The substrate 11 has conductive patterns formed on both surfaces thereof to electrically connect a device. The metal oxide layer pattern 15 is formed on a predetermined portion of the conductive pattern 13 by anodization and made of one selected from a group consisting of Al, Ti and Mg.


In this invention, the substrate 11 may have a conductive pattern formed on only one surface thereof, and the substrate of the invention is not limited to a particular kind. For example, the substrate 11 may be made of an epoxy resin or an oxide. Alternatively, the substrate 11 may be an insulating layer of a general printed circuit board (PCB). Alternatively, the substrate 11 may be a metal substrate made of e.g., Si.


Moreover, in this invention, the conductive pattern 13 for electrically connecting the device denotes a metal pattern in use for electric connections in a substrate, a package or a similarly-functioning structure for general use. However, the metal of invention is not limited to a specific kind.


Preferably, the conductive pattern 13 is made of a metal selected from a group consisting of Al, Ag, Cu, Pt, Au and Ni. Also, according to the invention, preferably, the device is either a power chip or a light emitting diode (LED).


Furthermore, the insulation structure 10 of the invention has the metal oxide layer pattern 15, i.e., insulating layer formed on a predetermined portion of the conductive pattern by anodization. Here, preferably, one selected from a group consisting of Al, Ti and Mg is anodized to form the metal oxide layer 15.


What is more, the insulation structure of the invention may include an upper substrate provided on the metal oxide layer pattern 15. In a case where the device is a light emitting diode, the upper substrate is preferably configured as a reflector or a reflecting plate.


Preferably, the upper substrate and the oxide layer pattern 15 are bonded together by eutectic bonding. More preferably, the upper substrate and the oxide layer pattern 15 are bonded together by Au/Sn eutectic bonding.


Then, an explanation will be given about a method for manufacturing an insulation structure of the invention.



FIGS. 3
a and 3f illustrate a method for manufacturing an insulation structure according to an embodiment of the invention.


As shown in 3(a), according to the invention, first, a substrate 110 with a conductive pattern 120 formed on at least one surface thereof is prepared to electrically connect a device. As described above, the substrate 110 of the invention is not limited to a particular kind, but all kinds of the substrate are adoptable as long as the conductive layer pattern can be formed on at least one surface thereof. Moreover, the conductive pattern 120 can be composed as described above. Also, according to the invention, preferably, the device is either a power chip or a light emitting diode.


Next, according to the invention, a metal selected from a group consisting of Al, Ti and Mg is deposited by PVD on the substrate with the conductive pattern 120 thereon to form a metal deposition layer. Such a metal is easily anodizable in a following process.


Meanwhile, the invention is not limited to a type of the PVD process and a specific process condition thereof. But preferably, the metal is deposited by sputtering or evaporation.


Subsequently, according to the invention, the metal deposition layer on the substrate is oxidized by general anodization, and thus transformed into a metal oxide layer 130 as shown in FIG. 3(b). In this fashion, the metal oxide layer 130 can be obtained by general anodization. That is, the substrate with the metal deposition layer formed thereon is immersed in an electrolytic bath and electrolytically reacted as an anode.


Then according to the invention, as shown in FIG. 3(c), a photosensitive film 150 is applied on the metal oxide layer 130, and exposed and developed to form a photosensitive film pattern 150′ as shown in FIG. 3(d).


Afterwards, as shown in FIG. 3(e), a surface of the substrate with the photosensitive film pattern 150′ thereon is etched to remove the metal oxide layer 130. According to the invention, the etching of the invention is exemplified by a general chemical etching but not limited thereto.


Next as shown in FIG. 3(f), the photosensitive film pattern 150′ is removed to produce an insulation structure 100 with the metal oxide layer pattern 130′ formed on a predetermined portion of the conductive pattern 120.


In addition, according to the invention, the insulation structure may include an upper substrate (not illustrated) attached onto the metal oxide layer pattern 130′. In a case where the device is a light emitting diode, the upper substrate is preferably configured as a reflecting plate.


Preferably, the upper substrate and the oxide layer pattern 130′ are bonded together by eutectic bonding. More preferably, the upper substrate and the oxide layer pattern 130′ are bonded together by Au/Sn eutectic bonding.


The insulation structure of the invention as described above ensures effective insulating characteristics when used to connect devices with one another in a high temperature Wafer Level Package (WLP) process. Also, the insulation structure of the invention effectively overcomes problems associated with conventional use of epoxy resin as an insulating layer.


The invention will be explained in detail by way of example.


EXAMPLE

A Si substrate with a copper conductive pattern formed on both surfaces thereof was prepared. Then Al was sputtered on the substrate to form an Al deposition layer. Thereafter, the Al deposition layer was transformed into an Al2O3 oxide layer using typical anodization, and a photosensitive film was applied on the oxide layer. Subsequently, the photosensitive film was exposed and developed to form a pattern and a surface of the Al2O3 oxide layer was etched to form an Al2O3 oxide layer pattern on the conductive pattern. Next, the upper substrate was bonded onto the Al2O3, oxide layer pattern, i.e., insulation layer by Au/Sn eutectic bonding in a high temperature WLP process.



FIG. 4 is a schematic view illustrating an electrical connection of a device using an insulation structure of the invention in a high temperature WLP process. As shown in FIG. 4, reference numeral 210 denotes a base wafer where the device is formed or mounted. Reference numeral 220 denotes a conductive pattern, reference numeral 230 denotes a device, reference numeral 250 denotes an Al2O3 oxide layer pattern, reference numeral 270 denotes an upper substrate (a wafer for the upper package), and reference numeral 290 denotes a bonding layer for eutectic bonding.


However, in case of bonding in this wafer level package process, the device is electrically connected through a layer which electrically insulates the bonding layer 290 from conductive lines. In this example, the Al2O3 oxide layer 250 is adopted for the insulation layer. This effectively eliminates problems, such as gas occurrence and thermal deformation, associated with eutectic bonding in the conventional WLP process where an epoxy layer is used as the insulation layer.



FIG. 5 illustrates a successive arrangement of those structures as shown in FIG. 4.


Meanwhile, FIG. 6 illustrates LEDs 310 mounted on the conductive pattern. Here, a reflecting plate 350 is eutectically bonded onto an Al2O3 oxide layer 330.


As set forth above, according to exemplary embodiments of the invention, a metal oxide layer is formed by anodization to be utilized as an insulation layer. This solves problems with conventional use of an epoxy insulation layer, i.e., limitations experienced during high temperature conditions or the formation of a microstructure pattern. Also, unlike the conventional method based on low temperature conditions, the invention enables high temperature conditions of at least 300□ and the insulation layer is sufficiently adjustable in its thickness in accordance with electrical properties. In addition, the metal oxide insulation layer formed by anodization is improved in heat transfer properties over the conventional one, thereby effectively dissipating heat from a heat generating device.


While the present invention has been shown and described in connection with the preferred embodiments, it will be apparent to those skilled in the art that modifications and variations can be made without departing from the spirit and scope of the invention as defined by the appended claims.

Claims
  • 1. An insulation structure for high temperature conditions comprising: a substrate;a conductive pattern disposed on the substrate and having an upper surface divided into a first region and a second region, the conductive pattern partially exposes an upper surface of the substrate; anda metal oxide layer pattern disposed on the first region of the conductive pattern, the metal oxide layer pattern exposes an upper surface of the second region of the conductive pattern,wherein:a lower surface of the metal oxide layer pattern contacts an upper surface of the first region of the conductive pattern,the upper surface of the second region of the conductive pattern exposed externally from the metal oxide layer pattern provides a mounting area, andthe metal oxide layer pattern is made of one selected from a group consisting of anodized Al, anodized Ti, and anodized Mg.
  • 2. The insulation structure according to claim 1, further comprising an electrical device mounted on the mounting area electrically connected to the second region of the conductive pattern.
  • 3. The insulation structure according to claim 2, wherein the electrical device is separated from the metal oxide layer pattern contacting the second region of the conductive pattern.
  • 4. The insulation structure according to claim 2, wherein the electrical device comprises a power chip or a light emitting diode.
  • 5. The insulation structure according to claim 1, wherein the substrate is a Si substrate.
  • 6. The insulation structure according to claim 1, further comprising an upper substrate bonded to the metal oxide layer pattern through a eutectic bonding layer.
  • 7. The insulation structure according to claim 6, wherein the eutectic bonding layer is an Au/Sn eutectic bonding layer.
  • 8. The insulation structure according to claim 1, further comprising an electrical device on the second region of the conductive pattern.
Priority Claims (1)
Number Date Country Kind
10-2006-0025454 Mar 2006 KR national
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a Continuation of U.S. application Ser. No. 13/177,276 filed Jul. 6, 2011, entitled “INSULATION STRUCTURE FOR HIGH TEMPERATURE CONDITIONS AND MANUFACTURING METHOD THEREOF” which is a Divisional of U.S. application Ser. No. 11/723,236, filed on Mar. 19, 2007, now U.S. Pat. No. 7,998,879 which claims the benefit of Korean Patent Application No. 2006-25454 filed on Mar. 20, 2006, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference.

US Referenced Citations (42)
Number Name Date Kind
5414543 Jang et al. May 1995 A
6372608 Shimoda et al. Apr 2002 B1
6645830 Shimoda et al. Nov 2003 B2
RE38466 Inoue et al. Mar 2004 E
6818465 Biwa et al. Nov 2004 B2
6818530 Shimoda et al. Nov 2004 B2
6858081 Biwa et al. Feb 2005 B2
6967353 Suzuki et al. Nov 2005 B2
7002182 Okuyama et al. Feb 2006 B2
7084420 Kim et al. Aug 2006 B2
7087932 Okuyama et al. Aug 2006 B2
7154124 Han et al. Dec 2006 B2
7169707 Maeng et al. Jan 2007 B2
7208725 Sherrer et al. Apr 2007 B2
7288758 Sherrer et al. Oct 2007 B2
7319044 Han et al. Jan 2008 B2
7501656 Han et al. Mar 2009 B2
7709857 Kim et al. May 2010 B2
7759140 Lee et al. Jul 2010 B2
7781727 Sherrer et al. Aug 2010 B2
7790482 Han et al. Sep 2010 B2
7940350 Jeong May 2011 B2
7959312 Yoo et al. Jun 2011 B2
7964881 Choi et al. Jun 2011 B2
7985976 Choi et al. Jul 2011 B2
7994525 Lee et al. Aug 2011 B2
8008683 Choi et al. Aug 2011 B2
8013352 Lee et al. Sep 2011 B2
8049161 Sherrer et al. Nov 2011 B2
8129711 Kang et al. Mar 2012 B2
8179938 Kim May 2012 B2
8263987 Choi et al. Sep 2012 B2
8324646 Lee et al. Dec 2012 B2
8399944 Kwak et al. Mar 2013 B2
8432511 Jeong Apr 2013 B2
8459832 Kim Jun 2013 B2
8502242 Kim Aug 2013 B2
8536604 Kwak et al. Sep 2013 B2
8735931 Han et al. May 2014 B2
8766295 Kim Jul 2014 B2
20020001177 Petitbon Jan 2002 A1
20060118905 Himori et al. Jun 2006 A1
Foreign Referenced Citations (4)
Number Date Country
1717964 Jan 2006 CN
06-120368 Apr 1994 JP
07-111297 Apr 1995 JP
2006-066859 Mar 2006 JP
Non-Patent Literature Citations (6)
Entry
Japanese Office Action, with English translation, issued in Japanese Patent Application No. 2007-069924, dated Sep. 14, 2010.
Japanese Office Action, with English translation, issued in Japanese Patent Application No. 2007-069924, dated Mar. 2, 2010.
Chinese Office Action, with English translation, issued in Chinese Patent Application No. CN 200710087206.2, dated Jan. 23, 2009.
Korean Office Action issued in Korean Patent Application No. KR 10-2006-0025454, Mailed Apr. 25, 2007.
U.S. Office Action issued in U.S. Appl. No. 13/177,276 dated Aug. 29, 2014.
U.S. Office Action issued in U.S. Appl. No. 13/177,276 dated May 12, 2014.
Related Publications (1)
Number Date Country
20150084089 A1 Mar 2015 US
Divisions (1)
Number Date Country
Parent 11723236 Mar 2007 US
Child 13177276 US
Continuations (1)
Number Date Country
Parent 13177276 Jul 2011 US
Child 14555186 US