Claims
- 1. A method of fabricating an integrated circuit, comprising the steps of:
- (a) implanting contact doped regions in a semi-insulating semiconductor layer;
- (b) forming disconnected doped epitaxial semiconductor regions on said semiconductor layer and adjacent said contact regions;
- (c) forming diode regions and transistor channel regions in said epitaxial semiconductor regions;
- (d) forming diode terminals and transistor gates adjacent said diode regions and transistor channel regions; and
- (e) forming interconnections among said diodes and transistors.
- 2. The method of claim 1, wherein:
- (a) said semi-insulating semiconductor layer is gallium arsenide; and
- (b) said disconnected doped epitaxial regions are n-type gallium arsenide.
- 3. The method of claim 1, wherein:
- (a) said forming interconnections includes forming at least one air bridge connecting one of said diode terminals to a conductor on said semiconductor layer and forming transmission lines on said semiconductor layer.
- 4. The method of claim 3, wherein:
- (a) said forming transmission lines includes forming a ground plane on said semiconductor layer and forming conductive vias from said ground plane through said semiconductor layer to said contact regions.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a divisional of application Ser. No. 07/443,538, filed Nov. 29, 1989, now U.S. Pat. No. 5,347,149. U.S. patent application Ser. Nos. 063,554, filed Jun. 18, 1987 (Tran); 067,527, filed Jun. 26, 1987 (Bayraktaroglu); 107,234, filed Oct. 9, 1987 (Plumton et al); 312,100, filed Feb. 16, 1989 (Bayraktaroglu); and 312,101, filed Feb. 16, 1989 (Morris et al) disclose related subject matter. All of these cross-referenced items are assigned to the assignee of this application.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4745445 |
Mun et al. |
May 1988 |
|
4789645 |
Calviello et al. |
Dec 1988 |
|
4959705 |
Lemnios et al. |
Sep 1990 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
443538 |
Nov 1989 |
|