“Trench and Compact Structure for dRAMS”, Pallab Chatterjee et al., IEDM 86, pp. 128-131. |
“A 1.28 μm2 Bit Line Shielded Memory Cell Technology for 64Mb DRAMs”, Y. Kawamoto et al., Techn. Digest of VLSI Symposium 1990, p. 13. |
Japanese Patent Abstract No. 06013547 (Masanobu), dated Jan. 21, 1994. |
V. Lehmann et al.: “Siko—A New Capacitor Technology Based on Porous Silicon”, Carts Europe 95, 1995, pp. 107-109. |
V. Lehmann: “Porous Silicon—A New Material for MEMs”, 1996 IEEE, pp. 1-6. |
“Developments in porous silicon research”, V. Lehmann, Material Letters 28, 1996, pp. 245-249. |
“Fabrication of Three-Dimensional IC Using Cumulative Bonded IC” (Cubic) Technology, Y. Hayashi et al., Symposium on VLSI Technology, 1990, pp. 95-96. |