Claims
- 1. An integrated circuit data processing system comprising:
- an internal bus for transferring both data and instructions;
- a bus interface unit connected to the internal bus and connectable via an external bus to an external memory array such that instructions and data held in the external memory array are transferrable to the internal bus via the bus interface unit;
- a central processing unit (CPU) connected to the internal bus for retrieving CPU instructions, the CPU including means for executing CPU instructions to process data retrieved by the CPU from the internal bus in accordance with cycles of a CPU clock signal provided to the CPU;
- first and second independent clock sources that provide first and second clock signals, respectively, that operate at first and second different asynchronous frequencies, respectively;
- means for switching the CPU clock signal from the first clock source to the second clock source while the CPU continues to execute CPU instructions.
- 2. An integrated circuit data processing system as in claim 1 and further comprising means for turning off the first clock source when switching to the second clock source is completed.
Parent Case Info
This is a continuation of application Ser. No. 08/309,546, filed Sep. 20, 1994, now U.S. Pat. No. 5,603,017, which is a continuation of application Ser. No. 08/063,412, now abandoned, filed May 18, 1993, which is a divisional of application Ser. No. 07/806,082, filed Dec. 6, 1991, now abandoned, for integrated Data Processing System Including CPU Core and Parallel, Independently Operating DSP Module.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
806082 |
Dec 1991 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
309546 |
Sep 1994 |
|
Parent |
63412 |
May 1993 |
|