Claims
- 1. A testable integrated circuit comprising:
- a plurality of interconnected logic circuits;
- a plurality of latch elements, said plurality of latch elements including a respective set of latch elements in each of said plurality of logic circuits;
- at least one of said plurality of latch elements being adapted to receive asynchronous input signals;
- means for connecting said plurality of latch elements in a shift register configuration for testing purposes in the entry of data bits and the extraction of data bits therefrom;
- each of said plurality of logic circuits including an input terminal connected to the input of a first latch element provided in said logic circuit; and
- switch means connected to the input terminal and responsive to the asynchronous signal inputs for selectively applying a signal voltage above a threshold voltage or a signal voltage below a threshold voltage to said input terminal;
- said at least one latch element producing an output signal in the form of one of two voltage levels depending only on whether a signal applied to said input terminal is above or below said threshold voltage.
- 2. A testable integrated circuit as set forth in claim 1, wherein said switch means includes first and second transistors;
- a first supply conductor connecting said first transistor of said switch means to said input terminal which is connected to the input of said first latch element provided in said logic circuit;
- a second supply conductor connecting said second transistor of said switch mean to said input terminal connected to the input of said first latch element provided in said logic circuit; and
- said first and second transistors being alternatively rendered conductive in response to a SET signal applied to said first transistor and a CLEAR signal applied to said second transistor respectively.
- 3. A testable integrated circuit as set forth in claim 2, wherein said switch means further includes a third transistor connected in series with either of said first or second transistors, said third transistor being rendered non-conductive by applying either the SET signal or the CLEAR signal thereto such that said first and second supply conductors are not connected together at said input terminal when both the SET signal and the CLEAR signal are present at the same time.
- 4. A testable integrated circuit as set forth in claim 1, wherein each of said plurality of logic circuits includes gating means operably associated with the first latch element of said logic circuit and effective to block inputs to said first latch element from said input terminal when said first latch element is disposed in said shift register configuration during testing; and
- a plurality of further latch elements being provided respectively connected to receive data from the first-mentioned latch elements such that the shift register configuration operates as a two elements per bit register.
- 5. A testable integrated circuit comprising:
- a plurality of interconnected logic circuits;
- each of said plurality of logic circuits including:
- first and second two-state latch elements, each of said latch elements, in use, producing an output in the form of a selected one of two voltage levels depending only on whether an input signal applied to the particular latch element is above or below a predetermined threshold voltage,
- an input terminal for receiving an input signal, a first output terminal connected to the output of the first latch element,
- switch means responsive to asynchronous input signals to establish one of two voltage levels selectively,
- first gating means connected to apply the voltage level established by the switch means to the input of the first latch element,
- test input and test output terminals,
- second and third gating means respectively connected from said test input terminal to the input of the first latch element and from the output of the first latch element to the input of the second latch element, the output of the second latch element being connected to said test output terminal, and
- means to maintain, during normal operation, the first gating means open to pass the voltage level to the first latch element and to maintain, during testing, the first gating means closed and the second and third gating means alternately open; and
- means for connecting said first and second latch elements of one of said plurality of logic circuits to said first and second latch elements of a successive one of said plurality of logic circuits in a shift register configuration in a continuing sequence to include all of said plurality of logic circuits for testing purposes in the entry of data bits and the extraction of data bits therefrom.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8815417 |
Jun 1988 |
GBX |
|
Parent Case Info
This is a division of application Ser. No. 373,123, filed June 28, 1989, now U.S. Pat. No. 4,992,727.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4580137 |
Fiedler et al. |
Apr 1986 |
|
4602210 |
Fasang et al. |
Jul 1986 |
|
4698588 |
Hwang et al. |
Oct 1987 |
|
4856002 |
Sakashita et al. |
Aug 1989 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
373123 |
Jun 1989 |
|