Claims
- 1. An integrated circuit comprises:a layer; and an electrical element on the layer, wherein the electrical element has a geometric shape that exceeds prescribed integrated circuit manufacture limits, wherein the electrical element includes at least one non-conducting region that negligibly effects electrical characteristics of the electrical element and provides adequate non-conducting spacing in accordance with the prescribed integrated circuit manufacture limits.
- 2. The integrated circuit of claim 1, wherein the non-conducting region further comprises at least one of: a slit within the electrical element, a series of slits within the electrical element, a hole within the electrical element, and a series of holes within the electrical element.
- 3. The integrated circuit of claim 1, wherein the electrical element constitutes at least one turn of an inductor.
- 4. The integrated circuit of claim 3 further comprises:a second layer; a second electrical element on the second layer, wherein the second electrical element has a second geometric shape that exceeds the prescribed integrated circuit manufacture limits, wherein the second electrical element includes at least one non-conducting second region, wherein the second electrical element constitutes at least one other turn of the inductor, and wherein the at least one turn is connected to the at one other turn in parallel or in series.
- 5. The integrated circuit of claim 1 further comprises:the electrical element functioning as a plate of a capacitor; a dielectric layer, wherein a first major surface of the dielectric layer is juxtaposed to a major surface of the plate; and a second electrical element that functions as a second plate of the capacitor, wherein the second electrical element has a geometric shape that exceeds the prescribed integrated circuit manufacture limits, wherein a major surface of the second plate is juxtaposed to a second major surface of the dielectric layer, and wherein the second electrical element includes at least one non-conductive region that negligibly effects electrical characteristics of the capacitor and provides adequate non-conducting spacing in accordance with the prescribed integrated circuit manufacture limits.
- 6. The integrated circuit of claim 5 further comprises:a second dielectric layer, wherein a first major surface of the second dielectric layer is juxtaposed to a second major surface of the second plate; a third electrical element that functions as a third plate of the capacitor, wherein the third electrical element has a geometric shape that exceeds the prescribed integrated circuit manufacture limits, wherein a major surface of the third plate is juxtaposed to a second major surface of the second dielectric layer, wherein the third electrical element includes at least one non-conductive region that negligibly effects electrical characteristics of the capacitor and provides adequate non-conducting spacing in accordance with the prescribed integrated circuit manufacture limits, and wherein the electrical element is connected to the third electrical element.
- 7. The integrated circuit of claim 1, wherein the electrical element constitutes an electromagnetic shield.
- 8. The integrated circuit of claim 1, wherein the electrical element constitutes a ground plane.
- 9. The integrated circuit of claim 1, wherein the electrical element constitutes a power source trace.
- 10. The integrated circuit of claim 1, wherein the electrical element constitutes at least one of: a gate of a transistor, a source of the transistor, and a drain of the transistor.
- 11. The integrated circuit of claim 1, wherein the electrical element constitutes an antenna.
Parent Case Info
This patent application is a divisional claiming priority under 35 USC § 121 to pending patent application entitled ON-CHIP INDUCTOR HAVING IMPROVED QUALITY FACTOR AND METHOD OF MANUFACTURE THEREOF, having a Ser. No. 10/074,515, and a filing date of Feb. 12, 2002 now U.S. Pat. No. 6,709,977.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5686356 |
Jain et al. |
Nov 1997 |
A |