Claims
- 1. A balancing device for balancing potentials on a bit line and reference line, during a balancing phase of a reading circuit in a memory, the reading circuit including a differential amplifier having a first differential input connected to the bit line, a second differential input connected to the reference line, and an output, said device comprising:
- a follower amplifier connecting the output of the differential amplifier to said bit line such that said output of said differential amplifier tends toward a zero voltage during said balancing phase.
- 2. The balancing device according to the claim 1 further comprising a fixed reference potential connected to a gate of a first precharging transistor connected to said bit line, and connected to the gate of a second precharging transistor connected to said reference line for precharging said bit line and said reference line during said balancing phase.
- 3. The balancing device according to claim 1, wherein the follower amplifier has an input to receive a balancing signal selectively controlling operation of the follower amplifier as one of a follower amplifier and an open circuit.
- 4. A method for balancing a potential of a bit line and a potential of a reference line in a reading circuit of a memory, said reading circuit having a differential amplifier connected to said bit line and said reference line for reading a memory cell connected to said bit line, said method comprising the step of:
- connecting an input of a follower amplifier to an output of said differential amplifier, and connecting an output of said follower amplifier to said bit line.
Priority Claims (1)
Number |
Date |
Country |
Kind |
92 09199 |
Jul 1992 |
FRX |
|
Parent Case Info
This application is a division of application Ser. No. 08/096,684, filed Jul. 23, 1993, entitled READING CIRCUIT FOR MEMORY, WITH PRECHARGING AND BALANCING BEFORE READING, now. U.S. Pat No 5,581,511.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0264933 |
Apr 1988 |
EPX |
0412837 |
Feb 1991 |
EPX |
0488893 |
Jun 1992 |
EPX |
Non-Patent Literature Citations (1)
Entry |
IEEE Journal of Solid-State Circuits, vol. 23, No. 5, Oct. 1988, New York, US, pp. 1150-1156, Gastaldi et al., "A 1-Mbit CMOS EPROM with Enhanced Verification". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
96684 |
Jul 1993 |
|