Claims
- 1. An integrated circuit memory device, comprising:a substrate; a plurality of gate electrodes on the substrate, each of the plurality of gate electrodes having a sidewall spacer disposed thereon; a planarized first insulation layer that covers a first space between the plurality of gate electrodes; a second insulation layer disposed on the planarized first insulation layer and at least a portion of each of the plurality of gate electrodes, the second insulation layer having a plurality of contact holes therein that expose a surface of the substrate at a second space between the gate electrodes; and a plurality of landing pads, a respective one of which is disposed in a respective one of the plurality of contact holes.
- 2. An integrated circuit memory device as recited in claim 1, further comprising:an etch stop layer beneath the planarized first insulation layer.
- 3. An integrated circuit memory device as recited in claim 1, further comprising:a third insulation layer disposed on the second insulation layer and the plurality of landing pads, the third insulation layer having a bit line contact hole therein that exposes at least one of the plurality of landing pads.
- 4. An integrated circuit memory device as recited in claim 3, further comprising:a bit line disposed on the third insulation layer that is electrically connected to the at least one of the plurality of landing pads that is exposed by the bit line contact hole.
- 5. An integrated circuit memory device as recited in claim 4, further comprising:a bit line contact plug that is disposed in the bit line contact hole and that electrically connects the bit line to the at least one of the plurality of landing pads that is exposed by the bit line contact hole.
- 6. An integrated circuit memory device as recited in claim 4, further comprising:a fourth insulation layer disposed on the bit line and the third insulation layer, the fourth insulation layer having a storage electrode contact hole therein that exposes at least one of the plurality of landing pads other than the at least one of the plurality of landing pads exposed by the bit line contact hole.
- 7. An integrated circuit memory device as recited in claim 6, further comprising:a storage electrode disposed on the fourth insulation layer that is electrically connected to the at least one of the plurality of landing pads that is exposed by the storage electrode contact hole; a dielectric film disposed on the storage electrode; and an upper electrode disposed on the dielectric film.
- 8. An integrated circuit memory device, comprising:a substrate; a plurality of gate electrodes on the substrate, each of the plurality of gate electrodes having a sidewall spacer disposed thereon; a planarized first insulation layer that covers a first space between the plurality of gate electrodes; a second insulation layer disposed on the planarized first insulation layer and at least a portion of each of the plurality of gate electrodes, the second insulation layer having a plurality of contact holes therein that expose a surface of the substrate at a second space between the gate electrodes; a plurality of landing pads, a respective one of which is disposed in a respective one of the plurality of contact holes; a third insulation layer disposed on the second insulation layer and the plurality of landing pads, the third insulation layer having a bit line contact hole therein that exposes at least one of the plurality of landing pads; a bit line disposed on the third insulation layer that is electrically connected to the at least one of the plurality of landing pads that is exposed by the bit line contact hole; a fourth insulation layer disposed on the bit line and the third insulation layer, the fourth insulation layer having a storage electrode contact hole therein that exposes at least one of the plurality of landing pads other than the at least one of the plurality of landing pads exposed by the bit line contact hole; a storage electrode disposed on the fourth insulation layer that is electrically connected to the at least one of the plurality of landing pads that is exposed by the storage electrode contact hole; a dielectric film disposed on the storage electrode; and an upper electrode disposed on the dielectric film.
- 9. An integrated circuit memory device as recited in claim 8, further comprising:a bit line contact plug that is disposed in the bit line contact hole and that electrically connects the bit line to the at least one of the plurality of landing pads that is exposed by the bit line contact hole.
- 10. An integrated circuit memory device, comprising:a substrate having a cell array region and a peripheral circuit region; a plurality of gate electrodes on the substrate in the cell array region, each of the plurality of gate electrodes having a sidewall spacer disposed thereon; a planarized first insulation layer disposed on the substrate in the peripheral circuit region, said first insulation layer covers a space between the plurality of gate electrodes; a second insulation layer disposed on the plurality of gate electrodes and disposed on the planarized first insulation layer in the peripheral circuit region, the second insulation layer having a plurality of contact holes therein that expose the sidewall spacers And a surface of the substrate between the plurality of gate electrodes in the cell array region; and a plurality of landing pads, a respective one of which is disposed in a respective one of the plurality of contact holes.
- 11. An integrated circuit memory device as recited in claim 10, further comprising:an etch stop layer beneath the planarized first insulation layer.
Priority Claims (2)
Number |
Date |
Country |
Kind |
96-50492 |
Oct 1996 |
KR |
|
96-69320 |
Dec 1996 |
KR |
|
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation of U. S. application Ser. No. 08/961,453, filed Oct. 30, 1997, now U.S. Pat. No. 6,071,802.
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
61-156883 |
Jul 1986 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/961453 |
Oct 1997 |
US |
Child |
09/536216 |
|
US |