Claims
- 1. An integrated circuit comprising a patterned metal level formed on a first layer of dielectric material (e.g., 13), and a second layer of dielectric material (e.g., 15) of a given thickness covering portions of said patterned metal level, wherein said patterned metal level includes at least one conductive fusible link portion (e.g., 14) that is not covered by said second layer of dielectric material,
- Characterized in that said fusible link portion and said second layer of dielectric material are covered by a protective dielectric layer (e.g., 30) having a thickness less than said given thickness, wherein said second layer and said protective dielectric layer each essentially comprise silicon dioxide.
- 2. The integrated circuit of claim 1 wherein said fusible link is aluminum.
- 3. The integrated circuit of claim 1 wherein said fusible link is a refractory metal.
- 4. The integrated circuit of claim 1 further comprising an additional patterned metal level (e.g., 16, 17) formed on said second layer of dielectric material, wherein said second layer of dielectric material is an interlevel dielectric.
- 5. The integrated circuit of claim 1 having a top metal level, wherein said at least one conductive fusible link is formed in said top metal level.
- 6. The integrated circuit of claim 1 wherein said protective dielectric layer has a thickness less than on-half said given thickness.
- 7. The integrated circuit of claim 1 wherein said protective dielectric layer has a thickness of at least 10 nanometers.
- 8. An integrated circuit comprising a patterned metal level formed on a first layer of dielectric material (e.g., 13), and a second layer of dielectric material (e.g., 15) of a given thickness covering portions of said patterned metal level, wherein said patterned metal level includes at least one conductive fusible link portion (e.g., 14) having top and side surfaces that are not covered by said second layer of dielectric material,
- Characterized in that said fusible link portion of said patterned metal level has formed thereon a protective dielectric layer (e.g., 30) comprising an oxide or nitride of said metal having a thickness on said top and side surfaces of at least 10 nanometers but less than said given thickness.
- 9. The integrated circuit of claim 8 wherein said fusible link is aluminum.
- 10. The integrated circuit of claim 8 wherein said fusible link is a refractory metal.
- 11. The integrated circuit of claim 8 further comprising an additional patterned metal level (e.g., 16, 17) formed on said second layer of dielectric material, wherein said second layer of dielectric material is an interlevel dielectric.
- 12. The integrated circuit of claim 8 having a top metal level, wherein said at least one conductive fusible link is formed in said top metal level.
- 13. The integrated circuit of claim 8 wherein said protective dielectric layer has a thickness less than on-half said given thickness.
Parent Case Info
This application is a continuation of application Ser. No. 373,763 filed Jun. 30, 1989, abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
52-28280 |
Mar 1977 |
JPX |
62-119938 |
Jan 1987 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"Process and Structure for Laser Fuse Blowing", IBM Technical Disclosure Bulletin, vol. 31 (May 1989), p. 93. |
U.S. patent application Ser. No. 07/084531 (F. H. Fischer Case 3). |
Continuations (1)
|
Number |
Date |
Country |
Parent |
373763 |
Jun 1989 |
|