Ogura et al., "Design and Characteristics of the Lightly Doped Drain--Source (LDD) Insulated Gate Field--Effect Transistor", IEEE Transactions on Electron Devices, vol. ED-27, No. 8, Aug. 1980, pp. 1359-1367. |
1988 EOS/ESD Symposium Proceedings, Effects of Interconnect Process and Snapback Voltage of the ESD Failure Threshold of NMOS Transistors, pp.212-219, by Kueing-Long Chen.,1988. |
1995 IEE International Reliability Physics Proceedings, 33rd Annual, Las Vegas, Nevada, Apr. 4-6, 1995, IEEE Catalog No. 95CH3471-0, "Building-In ESD/EOS Reliability for Sub-Halfmicron CMOS Processes",pp. 276-283, by Carlos H. Diaz, Thomas E. Kopley and Paul J. Marcoux., 1995. |