Claims
- 1. A method of making an interconnection structure for a semiconductor circuit comprising the steps of:
- providing a substrate having coplanar damascene non-self-passivating conductors embedded in a first insulator defining a first electrical interconnect layer;
- forming second electrical interconnect layer comprising coplanar self-passivating conductors in a second insulator, said second electrical interconnect layer overlying said first electrical interconnect layer and said second interconnect self-passivating conductors contacting said non-self-passivating conductors; and
- depositing a final passivation layer over said second electrical interconnect layer.
- 2. The method of making an interconnection structure of claim 1, wherein one of said self-passivating conductors (in contact with one of said non-self-passivating conductors) forms part of a Controlled, Collapse Chip Connection (C4) barrier structure, the method further comprising the steps of:
- etching the final passivation layer above the C4 barrier structure; and
- depositing pad limiting and C4 metallurgies.
CROSS REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 08/671,903 filed Jun. 28, 1996, now U.S. Pat. No. 5,731,624.
US Referenced Citations (9)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 531 128 A1 |
Mar 1993 |
EPX |
Non-Patent Literature Citations (2)
Entry |
J. E. Cronin et al. "Polysilicon Strap Process for Fuseszz", Kenneth Mason Publications Ltd, England, Mar. 1990, No. 311. |
K. B. Albaugh et al. "Fuse Structure for Wide Fuse Materials Choice", vol. 32, No. 3A, Aug. 1989, pp. 438-439. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
671903 |
Jun 1996 |
|