Claims
- 1. A memory system comprising
- a plurality of bit-organized storage cells, each cell storing a plurality of bits;
- a first network of first connecting lines connecting said storage cells, each one of said lines including a first junction point with at least another one of said lines, and a resistor connected in series with said one line;
- a plurality of drive units for supplying signals to said storage cells; and
- a second network of second connecting lines for connecting each of said drive units with at least one second junction point, said at least one second point being connected with said resistor of each respective one of said first connecting lines connected to said at least one second junction point
- a plurality of decoders, each one of said decoders being operatively associated with a respective one of said storage cells,
- a plurality of switches, each of said switches being in series with a respective one of said drive units,
- a clock pulse line associated with said storage cells, and a parasitic capacitance in each respective one of said decoders between each of said first connecting lines and said clock pulse line.
- 2. A memory system as defined in claim 1, wherein the number of resistors is fewer than the number of bit locations in the memory system.
- 3. A memory system as defined in claim 1, wherein said memory system is fabricated as an integrated circuit.
- 4. A memory system as defined in claim 1, where said drive unit comprises transistors, each of said transistors having an emitter; said second junction point being connected to one of said emitters.
- 5. A memory system as defined in claim 1, further comprising a plurality of capacitors connected between each respective one of said first connection line and ground; whereby said first network forms an integrating RC network with a minimal integration time per first connection line.
- 6. A memory system comprising
- a plurality of bit-organized storage cells, each cell storing a plurality of bits;
- a first network of first connecting lines connecting said storage cells, each one of said lines including a first junction point with at least another one of said lines, and a resistor connected in series with said one line;
- a plurality of drive units for supplying signals to said storage cells; and
- a second network of second connecting lines for connecting each of said drive units with at least one second junction point, said at least one second point being connected with said resistor of each respective one of said first connecting lines connected to said at least one second junction point; and
- a plurality of capacitors connected between each respective one of said first connection line and ground; whereby said first network forms an integrating RC network with a minimal integration time for each first connection line.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7312487 |
Sep 1973 |
NL |
|
Parent Case Info
This is a continuation, of application Ser. No. 500,951, filed Aug. 27, 1974 and now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3360786 |
Steele et al. |
Dec 1967 |
|
3727188 |
Horsten |
Apr 1973 |
|
Non-Patent Literature Citations (1)
Entry |
Moore et al, Monolithic Memory Restore Circuit Pair, IBM Technical Disclosure Bulletin, vol. 14, No. 6, Nov. 1971, pp. 1687-1688. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
500951 |
Aug 1974 |
|