Chen et al., “Analysis of the Impact of Proximity Correction Algorithms on Circuit Performance,” IEEE Trans. on Semiconductor Manufacturing, vol. 12, No. 3, Aug. 1999, pp. 313-322.* |
Cook et al., “Pyramid—A Hierarchical, Rule-Based Approach Toward Proximity Effect Correction—Prt II: Correction,” IEEE Trans. on Semiconductor Manufacturing, vol. 11, No. 1, Feb. 1998, pp. 117-128.* |
Harafuji et al., “A Novel Hierarchical Approach for Proximity Effect Correction in Electron Beam Lithography,” IEEE Trans. on CAD of ICs and Systems, Col. 12, No. 10, Oct. 1993, pp. 1508-1514.* |
Kahng et al., “Subwavelength Lithography and its Potential Impact on Design and EDA,” DAC '99, pp. 799-804.* |
Lee et al., “Pyramid—A Hierarchical, Rule-Based Approach Toward Proximity Effect Correction—Part I: Exposure Estimation,” IEEE Trans. on Semiconductor Manufacturing, vol. 11, No. 1, Feb. 1998, pp. 108-116.* |
Park et al., “An Efficient Rule-based OPC Approach Using a DRC Tool for 0.18 m ASIC,” Proc. IEEE 1st Inti'l Symposium on Quality Design, Mar. 2000, no page numbers.* |
Yamamoto et al., “Hierarchical Optical Proximity Correction on Contact Hole Layers,” Int'l Microprocesses and Nanotechnology Conference, Jul. 2000, pp. 40-41.* |
“IEEE Standard VHDL Language Reference Manual,” ANSI Standard 1076-1993, Published Jun. 6, 1994. |
“IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language,” IEEE Standard 1364-1995, Published Oct. 14, 1996. |