Claims
- 1. A single chip disk controller, comprising:
- a semiconductive substrate having an initial high-voltage tank formed therein;
- a thin epitaxial layer formed on top of said substrate and overlying said initial high-voltage tank, said epitaxial layer having approximately a same crystal orientation and impurity concentration as said substrate, wherein said substrate has a first conductivity type, said epitaxial layer has said first conductivity type, said initial high voltage tank has a second conductivity type;
- a tank extension having said second conductivity type is formed in said epitaxial layer directly above said initial high voltage tank and is in contact with said initial high voltage tank, so that a homogeneous high voltage tank is formed;
- a high frequency bipolar transistor, having an emitter, a base, and a collector, formed in said epitaxial layer;
- a high voltage MOS transistor formed in said homogeneous high-voltage tank;
- means for receiving commands to read or write externally supplied data onto a disk;
- high power means for directly controlling an external servo so that a read/write head is positioned over a track in response to said received commands;
- high frequency means for receiving and amplifying a high frequency signal directly from said disk read head;
- high frequency means for decoding said amplified read head signal so that said data stored on said disk can be recovered;
- means for encoding write data to be written onto said disk;
- means for providing said encoded write data directly to said disk write head;
- means for exchanging data that is to be written to said disk or read from said disk with an external data processing system; and
- wherein the high power means comprise the high voltage MOS transistor and the high frequency means comprise the high frequency bipolar transistor.
- 2. A single chip communications receiver for controlling a device, comprising:
- a semiconductive substrate having an initial high-voltage tank formed therein;
- a thin epitaxial layer formed on top of said substrate and overlying said initial high-voltage tank, said epitaxial layer having approximately a same crystal orientation and impurity concentration as said substrate, wherein said substrate has a first conductivity type, said epitaxial layer has said first conductivity type, said initial high voltage tank has a second conductivity type;
- a tank extension having said second conductivity type is formed in said epitaxial layer directly above said initial high voltage tank and is in contact with said initial high voltage tank, so that a homogeneous high voltage tank is formed;
- a high frequency bipolar transistor, having an emitter, a base, and a collector, formed in said epitaxial layer;
- a high voltage MOS transistor formed in said homogeneous high-voltage tank;
- high frequency means for receiving and demodulating a radio frequency signal so that control instructions can be recovered from said radio frequency signal;
- means for uniquely identifying said communication receiver as the intended destination of said radio frequency signal;
- means for decoding said control instructions to form control signals;
- high power means for switching an externally supplied voltage of up to 60 volts, whereby said device is controlled in response to said control instructions; and
- wherein the high power means comprise the high voltage MOS transistor and the high frequency means comprise the high frequency bipolar transistor.
- 3. The single chip communications receiver of claim 2, in which said thin epitaxial layer is less than approximately 1.75 microns thick.
- 4. The single chip communications receiver of claim 2, in which said high frequency bipolar transistor has an operating frequency that is greater than about 1 gigahertz.
- 5. The single chip communications receiver of claim 2, further comprising:
- a Diffusion Under Film, DUF, region formed in said substrate adjacent to said epitaxial layer, said DUF region being directly below said high frequency transistor and connected to said collector; and
- means for contacting said DUF region so that an electrical path having a low impedance is formed from said collector to an upper surface of said epitaxial layer.
- 6. The single chip communications receiver of claim 5, wherein:
- said collector forms a region of said second conductivity type in said epitaxial layer such that said collector region overlies said DUF region and is in contact with said DUF region;
- said base being formed of said first conductivity type within said collector region; and
- said emitter being formed of said second conductivity type within said base region.
- 7. The single chip communications receiver of claim 2, in which said high voltage MOS transistor operates in a voltage range that is selected to be between approximately 30 volts to 60 volts.
- 8. The single chip communications receiver of claim 2, further comprising a third device formed in said epitaxial layer, said third device type is selected from the group consisting of:
- a) a sub micron CMOS device,
- b) an EEPROM device,
- c) an EPROM device,
- d) a high voltage CMOS device,
- e) a tunneling diode, and
- f) a Schottky diode.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of Ser. No. 08/811,384 filed Mar. 4,1997, now U.S. Pat. No. 5,767,551, which is a continuation of Ser. No. 08/459,895 filed Jun. 2,1995, now abandoned.
The following patents are hereby incorporated herein by reference:
US Referenced Citations (15)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2257296 |
Jan 1993 |
GBX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
811384 |
Mar 1997 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
459895 |
Jun 1995 |
|