“4M×18 SLDRAM 400 Mb/s/pin SLDRAM”, The SLDRAM Consortium, Draft/Advance, pp. 1-10, (1997). |
Christiansen, J., “An Integrated High Resolution CMOS Timing Generator Based on an Array of Delay Locked Loops”, IEEE Journal of Solid-State Circuits, 31 (7), pp. 952-957, (Jul. 1996). |
Gillingham, P., “SLDRAM Architectural and Functional Overview,” The SLDRAM Consortium, pp. 1-13, (Aug. 29, 1997). |
Knotts, T.A., et al., “WP 3.6: A 500MHz Time Digitizer IC with 15.625ps Resolution”, Proceedings of the IEEE International Solid-State Circuits Conference, Digest of Technical Papers, ISSCC94/Session 3/Analog Techniques/Paper WP 3.6, pp. 58-59, (Feb. 16, 1994). |
Maneatis, J.G., “Low-Jitter Process-Independent DLL and PLL Based on Self-Biased Techniques”, IEEE Journal of Solid-State Circuits, 31 (11), pp. 1723-1732, (Nov. 1996). |
Rahkonen, T.E., et al., “The Use of Stabilized CMOS Delay Lines for the Digitization of Short Time Intervals”, IEEE Journal of Solid-State Circuits, 28 (8), pp. 887-894, (Aug. 1993). |