Claims
- 1. A method for fabricating an integrated circuit on a substrate having topographical features including at least two closely adjacent raised areas defining a low area therebetween, comprising the steps of:
- depositing a dielectric layer over the surface of said substrate so as to fill said defined low area to a thickness greater than a selected thickness and to cover said raised areas to a thickness greater than said selected thickness;
- anisotropically etching said dielectric layer such that the thickness of said dielectric layer covering at least one of said raised areas is reduced to a thickness equal to said selected thickness, and the thickness of said dielectric layer covering said defined low area remains greater than said selected thickness;
- removing selected portions of said dielectric layer to provide vias; and
- depositing and patterning a conductive layer, said conductive layer extending into said vias to contact components in said substrate.
- 2. A method as claimed in claim 1 wherein said substrate comprises crystalline silicon.
- 3. A method as in claim 1 wherein said dielectric layer is deposited conformally on said substrate.
- 4. A method as in claim 1 wherein said dielectric layer is selected from the group of silicate glasses, organic dielectrics and silicone polymer dielectrics.
- 5. A method as in claim 1 wherein said conductive layer comprises aluminum.
- 6. The method of claim 1 wherein said anisotropically etching step does not penetrate said dielectric layer.
- 7. A method for fabricating an integrated circuit on a substrate having topographical features including at least two closely adjacent raised areas defining a low area therebetween, comprising the steps of:
- depositing a dielectric layer over the surface of said substrate so as to fill said defined low area to a thickness greater than a selected thickness and to cover said raised areas to a thickness greater than said selected thickness; and
- anisotropically etching said dielectric layer such that the thickness of said dielectric layer covering at least one of said raised areas is reduced to a thickness equal to said selected thickness, and the thickness of said dielectric layer covering said defined low area remains greater than said selected thickness and continues to substantially fill said defined low areas.
- 8. The method of claim 7 and further comprising removing selected portions of said dielectric layer to provide vias.
Parent Case Info
This application is a continuation of application Ser. No. 07/249,795, filed Sept. 27, 1988, now abandoned, which is a continuation of application Ser. No. 06,793,593, filed Oct. 31, 1985, now U.S. Pat. No. 4,799,992.
US Referenced Citations (11)
Non-Patent Literature Citations (1)
Entry |
Adams et al., "Planarization of Phosphorous-Doped Silicon Dioxide", J. Electrochem. Soc. (Feb. 1981) pp. 423-429. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
249795 |
Sep 1988 |
|
Parent |
793593 |
Oct 1985 |
|