Claims
- 1. A chip stack comprising:
at least two chip packages, each comprising:
a packaged chip including a body defining an opposed pair of sides and having a plurality of leads extending outwardly from each of the opposed sides thereof; and a pair of rails which extend along respective ones of the opposed sides of the body, each of the rails defining opposed top and bottom surfaces and including top inner and outer pads disposed on the top surface and bottom inner and outer pads disposed on the bottom surface, the leads of the packaged chip being electrically connected to respective ones of the top inner pads of each of the rails; a plurality of conductive bumps formed on respective ones of the top outer pads of each of the rails of one of the chip packages; the chip packages being electrically connected to each other via the electrical connection of the leads of the packaged chip of one of the chip packages to respective ones of the bottom inner pads of the rails of the remaining one of the chip packages which include the conductive bumps formed on respective ones of the top outer pads thereof.
- 2. The chip stack of claim 1 wherein the conductive bumps disposed on the top outer pads of each of the rails of the remaining one of the chip packages are each formed to have a height which is substantially coplanar to the leads of the packaged chip which are electrically connected to respective ones of the top inner pads of each of the rails of the remaining one of the chip packages.
- 3. The chip stack of claim 2 wherein:
the leads of the packaged chip electrically connected to the top inner pads of each of the rails of the remaining one of the chip packages are arranged to define a JEDEC Standard TSOP II interface footprint; and the conductive bumps are arranged to create a supplemental fine pitch ball grid array footprint.
- 4. The chip stack of claim 1 wherein:
each of the top inner pads of each of the rails is electrically connected to a respective one of the bottom inner pads thereof; and each of the top outer pads of each of the rails is electrically connected to a respective one of the bottom outer pads thereof.
- 5. The chip stack of claim 1 wherein at least one of the top outer pads of at least one of the rails of one of the chip packages is electrically connected to a respective one of the bottom outer pads of at least one of the rails of the remaining one of the chip packages via a solder column.
- 6. The chip stack of claim 5 wherein the solder column is fabricated from a noneutectic soldering material.
- 7. The chip stack of claim 5 wherein the solder column is electrically insulated from the top inner pads and the bottom inner pads of each of the rails.
- 8. The chip stack of claim 5 wherein the solder column is electrically connected to at least one of the top and bottom inner pads of at least one of the rails.
- 9. A method of fabricating a chip stack, comprising the steps of:
a) providing at least two chip packages, each of which comprises:
a packaged chip including a body defining opposed pairs of sides having a plurality of leads extending outwardly from each of the opposed sides thereof; and a pair of rails which extend along respective ones of the opposed sides of the body, each of the rails defining opposed top and bottom surfaces and including top inner and outer pads disposed on the top surface and bottom inner and outer pads disposed on the bottom surface, the leads of the packaged chip being electrically connected to respective ones of the top inner pads of each of the rails; b) forming a plurality of conductive bumps on respective ones of the top outer pads of each of the rails of one of the chip packages; and c) electrically connecting the chip packages to each other via the electrical connection of the leads of the packaged chip of one of the chip packages to respective ones of the bottom inner pads of the rails of the remaining one of the chip packages which include the conductive bumps formed on respective ones of the top outer pads thereof.
- 10. The method of claim 9 wherein step (a) comprises providing chip packages wherein each of the top inner pads of each of the rails is electrically connected to a respective one of the bottom inner pads thereof, and each of the top outer pads of each of the rails is electrically connected to a respective one of the bottom outer pads thereof.
- 11. The method of claim 10 further comprising the step of:
d) electrically connecting at least one of the top outer pads of at least one of the rails of one of the chip packages to a respective one of the bottom outer pads of at least one of the rails of the remaining one of the chip packages via a solder column.
- 12. The method of claim 11 wherein step (d) comprises electrically insulating the solder column from the top inner pads and the bottom inner pads of each of the rails.
- 13. The method of claim 11 wherein step (d) comprises electrically connecting the solder column to at least one of the top and bottom inner pads of at least one of the rails.
- 14. The method of claim 9 wherein step (b) comprises forming each of the conductive bumps to have a height which is substantially coplanar to that of the leads electrically connected to respective ones of the top inner pads of each of the rails of the remaining one of the chip packages.
- 15. The method of claim 9 wherein step (c) comprises electrically connecting the chip packages to each other such that the leads of the packaged chip electrically connected to respective ones of the top inner pads of the remaining one of the chip packages are arranged to define a JEDEC Standard TSOP II interface footprint and the conductive bumps are arranged to create a supplemental fine pitch ball grid array footprint.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/298,371, filed Jun. 15, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60298371 |
Jun 2001 |
US |