Claims
- 1. A junction field transistor comprising:
- a semiconductor substrate having one principal surface, said substrate including a first semiconductor layer of one conductivity type extending substantially in parallel with said principal surface and a second semiconductor layer of the opposite conductivity type to said one conductivity type formed on said first semiconductor layer and extending substantially in parallel with said principal surface;
- a first diffused region of said one conductivity type formed in said second semiconductor layer in accordance with a predetermined channel pattern and reaching said first semiconductor layer;
- a second diffused region of said opposite conductivity type formed in said first diffused region to define a channel region of said one conductivity type between said second diffused region and said second semiconductor layer, one end of said channel region being conductively coupled with said first semiconductor layer;
- a first main electrode electrically connected to said first semiconductor layer;
- a control electrode electrically connected to said second diffused region; and
- a second main electrode electrically connected to the other end of said channel region on said second semiconductor layer.
- 2. A junction field effect transistor according to claim 1, further comprising means for electrically connecting said second semiconductor layer to said control electrode.
- 3. A junction field effect transistor according to claim 1, further comprising another control electrode electrically connected to said second semiconductor.
- 4. A junction field effect transistor comprising:
- a semiconductor substrate having one principal surface, said substrate including a first semiconductor layer of one conductivity type extending substantially in parallel with said principal surface, a second semiconductor layer of the opposite conductivity type to said one conductivity type formed on said first semiconductor layer and extending substantially in parallel with said principal surface and a third semiconductor layer of said one conductivity type formed on said second semiconductor layer and extending substantially in parallel with said principal surface;
- a first diffused region of said one conductivity type formed in said third semiconductor layer in accordance with a predetermined channel pattern and reaching said first semiconductor layer through said second semiconductor layer;
- a second diffused region of said opposite conductivity type formed in said first diffused region to define a channel region of said one conductivity type between said second diffused region and said second semiconductor layer, one end of said channel region being conductively coupled with said first semiconductor layer, the other end of said channel region being conductively coupled with said third semiconductor layer;
- a first main electrode electrically connected to said first semiconductor layer;
- a control electrode electrically connected to said second diffused region; and
- a second main electrode electrically connected to said third semiconductor layer.
- 5. A junction field effect transistor according to claim 4, further comprising a third diffused region of said opposite conductivity type formed in said third semiconductor layer to be integral with said second diffused region and extending substantially into said second semiconductor layer.
- 6. A junction field effect transistor according to claim 4, further comprising a third diffused region of said opposite conductivity type formed in said third semiconductor layer and extending substantially into said second semiconductor layer, and another control electrode electrically connected to said third diffused region.
- 7. A junction field effect transistor comprising:
- a semiconductor substrate having one principal surface, said substrate including a first semiconductor layer of one conductivity type extending substantially in parallel with said principal surface and a second semiconductor layer of the opposite conductivity type to said one conductivity type formed on said first semiconductor layer and extending substantially in parallel with said principal surface;
- a first diffused region of said opposite conductivity type formed in said second semiconductor layer in accordance with a predetermined channel pattern and extending substantially into said first semiconductor layer;
- a second diffused region of said one conductivity type formed in said first diffused region to define a channel region of said opposite conductivity type between said second diffused region and said first semiconductor layer, said second difused region dividing said second semiconductor layer into first and second portions with which one and the other ends of said channel region are conductively coupled respectively;
- a first main electrode electrically connected to said first portion of said second semiconductor layer;
- a second main electrode electrically connected to said second portion of said second semiconductor; and
- a control electrode electrically connected to said second diffused region.
- 8. A junction field effect transistor according to claim 7, further comprising a third diffused region of said one conductivity type formed in said second semiconductor layer and extending substantially into said first semiconductor layer, and another control electrode electrically connected to said third diffused region.
- 9. A junction field effect transistor comprising:
- a semiconductor substrate having one principal surface, said substrate including a first semiconductor layer of one conductivity type extending substantially in parallel with said principal surface and a second semiconductor layer of the opposite conductivity type to said one conductivity type formed on said first semiconductor layer and extending substantially in parallel with said principal surface;
- a first diffused region of said one conductivity type formed in said second semiconductor layer in accordance with a predetermined channel pattern and reaching said first semiconductor layer, said first diffused region having in a surface thereof a recess formed in accordance with said predetermined channel pattern to define a channel region of said one conductivity type between said recess and said second semiconductor layer, one end of said channel region being conductively coupled with said first semiconductor layer;
- a first main electrode electrically connected to said first semiconductor layer;
- a control electrode electrically connected to said second semiconductor layer; and
- a second main electrode electrically connected to the other end of said channel region on said second semiconductor layer.
- 10. A junction field effect transistor according to claim 9, further comprising a second diffused region formed in said first diffused region along a surface of said recess to make said channel region narrow, and means for electrically connecting said second diffused region to said control electrode.
Parent Case Info
This is a division of application Ser. No. 845,202, filed Oct. 25, 1977, now U.S. Pat. No. 4,181,542.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3465216 |
Teszner |
Sep 1969 |
|
3982264 |
Ishitani |
Sep 1976 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
845202 |
Oct 1977 |
|