Claims
- 1. A method for forming an interline transfer charge coupled device, the method comprising:
forming columns of pinned photodiodes in a semiconductor; and forming vertical shift registers in between each of the columns of pinned photodiodes, wherein forming each of the vertical shift registers comprises,
forming first doped regions in the semiconductor, and forming second doped regions in the semiconductor wherein each of the second doped regions overlaps a portion of one of the first doped regions.
- 2. The method of claim 1 wherein forming each of the vertical shift regions further comprises:
forming third doped regions in the semiconductor wherein each of the third doped regions overlaps a portion of one of the second doped regions.
- 3. The method of claim 1 wherein forming each of the vertical shift regions further comprises:
implanting and diffusing dopant into the semiconductor to form a third region; counter doping the third region to form the first doped regions; and counter doping the third region to form the second doped regions.
- 4. The method of claim 1 wherein the interline transfer charge coupled device can provide image data at a frame rate that is fast enough for producing video images.
- 5. The method of claim 1 wherein each of the pinned photodiodes comprises an N-type region, and a P-type region between the N-type region and a surface of the semiconductor.
- 6. The method of claim 2 wherein the first, the second, and the third doped regions in each of the vertical shift registers comprise N-type regions.
- 7. The method of claim 2 wherein forming each of the vertical shift registers further comprises:
forming first gate regions and second gate regions over the semiconductor for each vertical shift register; forming oxide regions over the first and second gate regions, wherein the first doped regions are self aligned to two of the oxide regions.
- 8. The method of claim 7 wherein one edge of each of the second and third doped regions is self aligned to one of the oxide regions.
- 9. The method of claim 7 wherein the first and the second gate regions comprise polysilicon, and wherein conductors that couple to the first and the second gate regions are routed around the pinned photodiodes.
- 10. The method of claim 7 wherein a first subset of the first and the second gate regions are coupled to receive a first clock signal, and a second subset of the first and the second gate regions are coupled to receive a second clock signal, the first and second clock signals being out of phase with each other.
- 11. An interline transfer charge coupled device comprising:
columns of pinned photodiodes formed in a semiconductor substrate; and vertical shift registers interleaved in between each of the columns of pinned photodiodes, each of the vertical shift registers comprising first and second doped regions in the semiconductor substrate, wherein at least a portion of each of the first doped regions has a smaller concentration of majority carriers than in an adjacent one of the second doped regions.
- 12. The interline transfer charge coupled device of claim 11 wherein the substrate comprises a buried channel layer, and the first and second doped regions are formed by counter doping the buried channel layer.
- 13. The interline transfer charge coupled device of claim 11 wherein each of the vertical shift registers comprises third doped regions in the semiconductor wafer, and
at least a portion of each of the second doped regions has a smaller concentration of majority carriers than in an adjacent third doped region.
- 14. The interline transfer charge coupled device of claim 13 wherein:
each of the first regions comprise a portion of a first region of diffused dopant; each of the second regions comprise a portion of a second region of diffused dopant that overlaps a portion of the first region of diffused dopant; and each of the third regions comprise a portion of a third region of diffused dopant that overlaps a portion of the second region of diffused dopant and a portion of the first region of diffused dopant.
- 15. The interline transfer charge coupled device of claim 14 wherein each of the vertical shift registers comprises a first gate region and a second gate region, and each of the first regions of diffused dopant are aligned in between two of the first gate regions.
- 16. The interline transfer charge coupled device of claim 15 wherein one edge of each of the second regions of diffused dopant is aligned to one of the first gate regions, and one edge of each of the third regions of diffused dopant is aligned to one of the first gate regions.
- 17. The interline transfer charge coupled device of claim 15 wherein the vertical shift registers are covered by a metal layer.
- 18. The interline transfer charge coupled device of claim 17 wherein the metal layer comprises aluminum.
- 19. A method for forming an interline transfer charge coupled device, the method comprising:
forming columns of photodiodes in a semiconductor wafer; forming vertical shift registers in between each of the columns of photodiodes, wherein forming each of the vertical shift registers comprises,
forming first doped regions in the semiconductor, forming second doped regions wherein at least a portion of each of the first doped regions has a smaller concentration of majority carriers than in an adjacent one of the second doped regions.
- 20. The method of claim 19 wherein forming each of the vertical shift registers further comprises:
forming third doped regions wherein at least a portion of each of the second doped region has a smaller concentration of majority carriers than in an adjacent one of the third doped regions.
- 21. The method of claim 19 wherein forming each of the vertical shift registers further comprises:
forming a first gate region and a second gate region over the semiconductor for each vertical shift register; and forming oxide regions over the first and the second gate regions, wherein the first doped region is self aligned in between two of the oxide regions.
- 22. The method of claim 21 wherein one edge of each of the second doped regions is self aligned to one of the oxide regions.
- 23. The method of claim 19 wherein forming each of the vertical shift registers further comprises:
a buried channel region, wherein the first and second doped regions are formed by counter doping the buried channel region.
- 24. A interline transfer charge coupled device comprising:
columns of pinned photodiodes formed in a semiconductor wafer; and vertical shift registers interleaved in between each of the columns of pinned photodiodes, each of the vertical shift registers comprising first and second doped regions, wherein portions of first areas of diffused dopant form the first doped regions, and overlapping regions between the first areas of diffused dopant and second areas of diffused dopant form the second doped regions.
- 25. The interline transfer charge coupled device of claim 24 wherein each of the vertical shift registers comprises third regions,
and overlapping regions between the first areas of diffused dopant, the second areas of diffused dopant, and third areas of diffused dopant form the third regions.
- 26. The interline transfer charge coupled device of claim 25 wherein each of the vertical shift registers comprises fourth regions,
and overlapping regions between the first areas of diffused dopant, the second areas of diffused dopant, the third areas of diffused dopant, and fourth areas of diffused dopant form the fourth regions.
- 27. The interline transfer charge coupled device of claim 24 wherein each of the vertical shift registers comprise first gate regions and second gate regions, and each of the first areas of diffused dopant are aligned in between two of the first gate regions.
- 28. The interline transfer charge coupled device of claim 24 further comprising a buried channel region, and wherein the first and the second doped regions are formed by counter doping the buried channel region.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This patent application is related to U.S. patent application Ser. No. ______, filed concurrently herewith, (Attorney Docket Number 013843-003500US), which is incorporated by reference herein.