Claims
- 1. An interline transfer charge coupled device comprising:
columns of pinned photodiodes formed in a semiconductor substrate; and vertical shift registers interleaved in between each of the columns of pinned photodiodes, each of the vertical shift registers comprising first and second doped regions in the semiconductor substrate, wherein at least a portion of each of the first doped regions has a smaller concentration of majority carriers than in an adjacent one of the second doped regions.
- 2. The interline transfer charge coupled device of claim 1 wherein the substrate comprises a buried channel layer, and the first and second doped regions are formed by counter doping the buried channel layer.
- 3. The interline transfer charge coupled device of claim 1 wherein each of the vertical shift registers comprises third doped regions in the semiconductor wafer, and
at least a portion of each of the second doped regions has a smaller concentration of majority carriers than in an adjacent third doped region.
- 4. The interline transfer charge coupled device of claim 3 wherein:
each of the first regions comprise a portion of a first region of diffused dopant; each of the second regions comprise a portion of a second region of diffused dopant that overlaps a portion of the first region of diffused dopant; and each of the third regions comprise a portion of a third region of diffused dopant that overlaps a portion of the second region of diffused dopant and a portion of the first region of diffused dopant.
- 5. The interline transfer charge coupled device of claim 4 wherein each of the vertical shift registers comprises a first gate region and a second gate region, and each of the first regions of diffused dopant are aligned in between two of the first gate regions.
- 6. The interline transfer charge coupled device of claim 5 wherein one edge of each of the second regions of diffused dopant is aligned to one of the first gate regions, and one edge of each of the third regions of diffused dopant is aligned to one of the first gate regions.
- 7. The interline transfer charge coupled device of claim 5 wherein the vertical shift registers are covered by a metal layer.
- 8. The interline transfer charge coupled device of claim 7 wherein the metal layer comprises aluminum.
- 9. A interline transfer charge coupled device comprising:
columns of pinned photodiodes formed in a semiconductor wafer; and vertical shift registers interleaved in between each of the columns of pinned photodiodes, each of the vertical shift registers comprising first and second doped regions, wherein portions of first areas of diffused dopant form the first doped regions, and overlapping regions between the first areas of diffused dopant and second areas of diffused dopant form the second doped regions.
- 10. The interline transfer charge coupled device of claim 9 wherein each of the vertical shift registers comprises third regions,
and overlapping regions between the first areas of diffused dopant, the second areas of diffused dopant, and third areas of diffused dopant form the third regions.
- 11. The interline transfer charge coupled device of claim 10 wherein each of the vertical shift registers comprises fourth regions,
and overlapping regions between the first areas of diffused dopant, the second areas of diffused dopant, the third areas of diffused dopant, and fourth areas of diffused dopant form the fourth regions.
- 12. The interline transfer charge coupled device of claim 9 wherein each of the vertical shift registers comprise first gate regions and second gate regions, and each of the first areas of diffused dopant are aligned in between two of the first gate regions.
- 13. The interline transfer charge coupled device of claim 9 further comprising a buried channel region, and wherein the first and the second doped regions are formed by counter doping the buried channel region.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This patent application is a divisional application of U.S. patent application Ser. No. 10/198,269 filed Jul. 16, 2002 and is related to U.S. patent application Ser. No. 10/197,967, filed Jul. 16, 2002, which is incorporated by reference herein.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10198269 |
Jul 2002 |
US |
Child |
10641640 |
Aug 2003 |
US |