Claims
- 1. An output circuit comprising:
- a lateral DMOS transistor connected between a pad and a source potential;
- a drain clamp comprising one or more Zener diodes, said drain clamp connected between said pad and a gate of said lateral DMOS transistor;
- a gate clamp comprising one or more Zener diodes, said gate clamp connected between said gate and said source potential;
- wherein a gate clamp voltage level of said gate clamp is close to but less than a gate oxide breakdown voltage and wherein the sum of said gate clamp voltage level and a drain clamp voltage level is less than a bipolar breakdown voltage of said lateral DMOS transistor.
- 2. The circuit of claim 1, wherein said gate clamp voltage level is in the range of 12-20 volts.
- 3. The circuit of claim 1, wherein a width (W) of said lateral DMOS, said drain clamp voltage (Vd) and said gate clamp voltage (Vg) are such that the following equation is satisfied:
- V(ESD-HBM).ltoreq.[0.5W(Vg-Vt) 2]/[(1+0.1(Vg-Vt))Vd],
- wherein V(ESD-HBM) is a human-body model protection level.
- 4. The circuit of claim 1, further comprising a first resistor located between said drain clamp and said pad.
- 5. The circuit of claim 1, further comprising a second resistor located between said gate and said source potential.
- 6. The circuit of claim 1, wherein given a width (W) of said lateral DMOS, a human body model protection level (ESD-HBM), and said drain clamp voltage level (Vd), said gate clamp voltage level (Vg) is approximately that determined using the following equation:
- V(ESD-HBM)=[0.5W(Vg-Vt) 2]/[(1+0.1(Vg-Vt))Vd].
- 7. An output circuit comprising:
- a lateral DMOS transistor connected between a pad and a source potential;
- a drain clamp comprising one or more Zener diodes, said drain clamp connected between said pad and a gate of said lateral DMOS transistor;
- a gate clamp comprising one or more Zener diodes for a gate clamp voltage level in the range of 12-20 volts, said gate clamp connected between said gate and said source potential;
- wherein given a desired human body model protection level (ESD-HBM) and any two of the following three parameters: LDMOS width (W), drain clamp voltage level (Vd), and gate clamp voltage level(Vg), the third of said three parameters is determined using the following equation:
- V(ESD-HBM).ltoreq.[0.5W(Vg-Vt) 2]/[(1+0.1(Vg-Vt))Vd].
- 8. The circuit of claim 7, wherein said gate clamp voltage level is less than a gate oxide breakdown voltage of said LDMOS.
- 9. The circuit of claim 7, wherein the sum of said drain clamp voltage level and said gate clamp voltage level is less than a bipolar breakdown of said LDMOS.
- 10. The circuit of claim 7, further comprising a first resistor located between said drain clamp and said pad.
- 11. The circuit of claim 7, further comprising a second resistor located between said gate and said source potential.
- 12. An output circuit comprising:
- a lateral DMOS transistor connected between a pad and a source potential;
- a drain clamp comprising one or more Zener diodes, said drain clamp connected between said pad and a gate of said lateral DMOS transistor;
- a gate clamp comprising one or more Zener diodes, said gate clamp connected between said gate and said source potential;
- wherein a gate clamp voltage level is selected in a range of less than gate oxide breakdown voltage of said lateral DMOS transistor and above this range; no significant further increase in drain current is obtained during normal operation.
- 13. The circuit of claim 12, wherein said gate clamp voltage level is in the range of 12-20 volts.
- 14. The circuit of claim 12, wherein a width (W) of said lateral DMOS, said drain clamp voltage (Vd) and said gate clamp voltage (Vg) are such that the following equation is satisfied:
- V(ESD-HBM).ltoreq.[0.5W(Vg-Vt) 2]/[(1+0.1(Vg-Vt))Vd],
- where V(ESD-HBM) is a human body model protection level.
- 15. The circuit of claim 12, further comprising a first resistor located between said drain clamp and said pad.
- 16. The circuit of claim 12, further comprising a second resistor located between said gate and said source potential.
- 17. The circuit of claim 12, wherein given a width (W) of said lateral DMOS, a human body model protection level (ESD-HBM), and said drain clamp voltage level (Vd), said gate clamp voltage level (Vg) is approximately that determined using the following equation:
- V(ESD-HBM)=[0.5W(Vg-Vt) 2]/[(1+0.1(Vg-Vt))Vd].
Parent Case Info
This application claims priority under 35 USC .sctn. 119 (e) (1) of provisional application number 60/050,339, filed Jun. 20, 1997.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
1997 IEEE, IEDM 97-375, "Lateral DMOS Design for ESD Robustness," pp. 14.7.1-14.7.4 (Charvaka Duvvury, Fred Carvajal, Clif Jones and David Briggs). |